📄 commproc[1].h
字号:
*/#define SCC_EB ((u_char)0x10) /* Set big endian byte order *//* CPM Ethernet through SCCx. */typedef struct scc_enet { sccp_t sen_genscc; uint sen_cpres; /* Preset CRC */ uint sen_cmask; /* Constant mask for CRC */ uint sen_crcec; /* CRC Error counter */ uint sen_alec; /* alignment error counter */ uint sen_disfc; /* discard frame counter */ ushort sen_pads; /* Tx short frame pad character */ ushort sen_retlim; /* Retry limit threshold */ ushort sen_retcnt; /* Retry limit counter */ ushort sen_maxflr; /* maximum frame length register */ ushort sen_minflr; /* minimum frame length register */ ushort sen_maxd1; /* maximum DMA1 length */ ushort sen_maxd2; /* maximum DMA2 length */ ushort sen_maxd; /* Rx max DMA */ ushort sen_dmacnt; /* Rx DMA counter */ ushort sen_maxb; /* Max BD byte count */ ushort sen_gaddr1; /* Group address filter */ ushort sen_gaddr2; ushort sen_gaddr3; ushort sen_gaddr4; uint sen_tbuf0data0; /* Save area 0 - current frame */ uint sen_tbuf0data1; /* Save area 1 - current frame */ uint sen_tbuf0rba; /* Internal */ uint sen_tbuf0crc; /* Internal */ ushort sen_tbuf0bcnt; /* Internal */ ushort sen_paddrh; /* physical address (MSB) */ ushort sen_paddrm; ushort sen_paddrl; /* physical address (LSB) */ ushort sen_pper; /* persistence */ ushort sen_rfbdptr; /* Rx first BD pointer */ ushort sen_tfbdptr; /* Tx first BD pointer */ ushort sen_tlbdptr; /* Tx last BD pointer */ uint sen_tbuf1data0; /* Save area 0 - current frame */ uint sen_tbuf1data1; /* Save area 1 - current frame */ uint sen_tbuf1rba; /* Internal */ uint sen_tbuf1crc; /* Internal */ ushort sen_tbuf1bcnt; /* Internal */ ushort sen_txlen; /* Tx Frame length counter */ ushort sen_iaddr1; /* Individual address filter */ ushort sen_iaddr2; ushort sen_iaddr3; ushort sen_iaddr4; ushort sen_boffcnt; /* Backoff counter */ /* NOTE: Some versions of the manual have the following items * incorrectly documented. Below is the proper order. */ ushort sen_taddrh; /* temp address (MSB) */ ushort sen_taddrm; ushort sen_taddrl; /* temp address (LSB) */} scc_enet_t;/* SCC Event register as used by Ethernet.*/#define SCCE_ENET_GRA ((ushort)0x0080) /* Graceful stop complete */#define SCCE_ENET_TXE ((ushort)0x0010) /* Transmit Error */#define SCCE_ENET_RXF ((ushort)0x0008) /* Full frame received */#define SCCE_ENET_BSY ((ushort)0x0004) /* All incoming buffers full */#define SCCE_ENET_TXB ((ushort)0x0002) /* A buffer was transmitted */#define SCCE_ENET_RXB ((ushort)0x0001) /* A buffer was received *//* SCC Mode Register (PMSR) as used by Ethernet.*/#define SCC_PMSR_HBC ((ushort)0x8000) /* Enable heartbeat */#define SCC_PMSR_FC ((ushort)0x4000) /* Force collision */#define SCC_PMSR_RSH ((ushort)0x2000) /* Receive short frames */#define SCC_PMSR_IAM ((ushort)0x1000) /* Check individual hash */#define SCC_PMSR_ENCRC ((ushort)0x0800) /* Ethernet CRC mode */#define SCC_PMSR_PRO ((ushort)0x0200) /* Promiscuous mode */#define SCC_PMSR_BRO ((ushort)0x0100) /* Catch broadcast pkts */#define SCC_PMSR_SBT ((ushort)0x0080) /* Special backoff timer */#define SCC_PMSR_LPB ((ushort)0x0040) /* Set Loopback mode */#define SCC_PMSR_SIP ((ushort)0x0020) /* Sample Input Pins */#define SCC_PMSR_LCW ((ushort)0x0010) /* Late collision window */#define SCC_PMSR_NIB22 ((ushort)0x000a) /* Start frame search */#define SCC_PMSR_FDE ((ushort)0x0001) /* Full duplex enable *//* Buffer descriptor control/status used by Ethernet receive.*/#define BD_ENET_RX_EMPTY ((ushort)0x8000)#define BD_ENET_RX_WRAP ((ushort)0x2000)#define BD_ENET_RX_INTR ((ushort)0x1000)#define BD_ENET_RX_LAST ((ushort)0x0800)#define BD_ENET_RX_FIRST ((ushort)0x0400)#define BD_ENET_RX_MISS ((ushort)0x0100)#define BD_ENET_RX_LG ((ushort)0x0020)#define BD_ENET_RX_NO ((ushort)0x0010)#define BD_ENET_RX_SH ((ushort)0x0008)#define BD_ENET_RX_CR ((ushort)0x0004)#define BD_ENET_RX_OV ((ushort)0x0002)#define BD_ENET_RX_CL ((ushort)0x0001)#define BD_ENET_RX_BC ((ushort)0x0080) /* DA is Broadcast */#define BD_ENET_RX_MC ((ushort)0x0040) /* DA is Multicast */#define BD_ENET_RX_STATS ((ushort)0x013f) /* All status bits *//* Buffer descriptor control/status used by Ethernet transmit.*/#define BD_ENET_TX_READY ((ushort)0x8000)#define BD_ENET_TX_PAD ((ushort)0x4000)#define BD_ENET_TX_WRAP ((ushort)0x2000)#define BD_ENET_TX_INTR ((ushort)0x1000)#define BD_ENET_TX_LAST ((ushort)0x0800)#define BD_ENET_TX_TC ((ushort)0x0400)#define BD_ENET_TX_DEF ((ushort)0x0200)#define BD_ENET_TX_HB ((ushort)0x0100)#define BD_ENET_TX_LC ((ushort)0x0080)#define BD_ENET_TX_RL ((ushort)0x0040)#define BD_ENET_TX_RCMASK ((ushort)0x003c)#define BD_ENET_TX_UN ((ushort)0x0002)#define BD_ENET_TX_CSL ((ushort)0x0001)#define BD_ENET_TX_STATS ((ushort)0x03ff) /* All status bits *//* SCC as UART*/typedef struct scc_uart { sccp_t scc_genscc; uint scc_res1; /* Reserved */ uint scc_res2; /* Reserved */ ushort scc_maxidl; /* Maximum idle chars */ ushort scc_idlc; /* temp idle counter */ ushort scc_brkcr; /* Break count register */ ushort scc_parec; /* receive parity error counter */ ushort scc_frmec; /* receive framing error counter */ ushort scc_nosec; /* receive noise counter */ ushort scc_brkec; /* receive break condition counter */ ushort scc_brkln; /* last received break length */ ushort scc_uaddr1; /* UART address character 1 */ ushort scc_uaddr2; /* UART address character 2 */ ushort scc_rtemp; /* Temp storage */ ushort scc_toseq; /* Transmit out of sequence char */ ushort scc_char1; /* control character 1 */ ushort scc_char2; /* control character 2 */ ushort scc_char3; /* control character 3 */ ushort scc_char4; /* control character 4 */ ushort scc_char5; /* control character 5 */ ushort scc_char6; /* control character 6 */ ushort scc_char7; /* control character 7 */ ushort scc_char8; /* control character 8 */ ushort scc_rccm; /* receive control character mask */ ushort scc_rccr; /* receive control character register */ ushort scc_rlbc; /* receive last break character */} scc_uart_t;/* SCC Event and Mask registers when it is used as a UART.*/#define UART_SCCM_GLR ((ushort)0x1000)#define UART_SCCM_GLT ((ushort)0x0800)#define UART_SCCM_AB ((ushort)0x0200)#define UART_SCCM_IDL ((ushort)0x0100)#define UART_SCCM_GRA ((ushort)0x0080)#define UART_SCCM_BRKE ((ushort)0x0040)#define UART_SCCM_BRKS ((ushort)0x0020)#define UART_SCCM_CCR ((ushort)0x0008)#define UART_SCCM_BSY ((ushort)0x0004)#define UART_SCCM_TX ((ushort)0x0002)#define UART_SCCM_RX ((ushort)0x0001)/* The SCC PMSR when used as a UART.*/#define SCU_PMSR_FLC ((ushort)0x8000)#define SCU_PMSR_SL ((ushort)0x4000)#define SCU_PMSR_CL ((ushort)0x3000)#define SCU_PMSR_UM ((ushort)0x0c00)#define SCU_PMSR_FRZ ((ushort)0x0200)#define SCU_PMSR_RZS ((ushort)0x0100)#define SCU_PMSR_SYN ((ushort)0x0080)#define SCU_PMSR_DRT ((ushort)0x0040)#define SCU_PMSR_PEN ((ushort)0x0010)#define SCU_PMSR_RPM ((ushort)0x000c)#define SCU_PMSR_REVP ((ushort)0x0008)#define SCU_PMSR_TPM ((ushort)0x0003)#define SCU_PMSR_TEVP ((ushort)0x0002)/* CPM Transparent mode SCC. */typedef struct scc_trans { sccp_t st_genscc; uint st_cpres; /* Preset CRC */ uint st_cmask; /* Constant mask for CRC */} scc_trans_t;#define BD_SCC_TX_LAST ((ushort)0x0800)/* IIC parameter RAM.*/typedef struct iic { ushort iic_rbase; /* Rx Buffer descriptor base address */ ushort iic_tbase; /* Tx Buffer descriptor base address */ u_char iic_rfcr; /* Rx function code */ u_char iic_tfcr; /* Tx function code */ ushort iic_mrblr; /* Max receive buffer length */ uint iic_rstate; /* Internal */ uint iic_rdp; /* Internal */ ushort iic_rbptr; /* Internal */ ushort iic_rbc; /* Internal */ uint iic_rxtmp; /* Internal */ uint iic_tstate; /* Internal */ uint iic_tdp; /* Internal */ ushort iic_tbptr; /* Internal */ ushort iic_tbc; /* Internal */ uint iic_txtmp; /* Internal */ uint iic_res; /* reserved */ ushort iic_rpbase; /* Relocation pointer */ ushort iic_res2; /* reserved */} iic_t;#define BD_IIC_START ((ushort)0x0400)/* SPI parameter RAM.*/typedef struct spi { ushort spi_rbase; /* Rx Buffer descriptor base address */ ushort spi_tbase; /* Tx Buffer descriptor base address */ u_char spi_rfcr; /* Rx function code */ u_char spi_tfcr; /* Tx function code */ ushort spi_mrblr; /* Max receive buffer length */ uint spi_rstate; /* Internal */ uint spi_rdp; /* Internal */ ushort spi_rbptr; /* Internal */ ushort spi_rbc; /* Internal */ uint spi_rxtmp; /* Internal */ uint spi_tstate; /* Internal */ uint spi_tdp; /* Internal */ ushort spi_tbptr; /* Internal */ ushort spi_tbc; /* Internal */ uint spi_txtmp; /* Internal */ uint spi_res; ushort spi_rpbase; /* Relocation pointer */ ushort spi_res2;} spi_t;/* SPI Mode register.*/#define SPMODE_LOOP ((ushort)0x4000) /* Loopback */#define SPMODE_CI ((ushort)0x2000) /* Clock Invert */#define SPMODE_CP ((ushort)0x1000) /* Clock Phase */#define SPMODE_DIV16 ((ushort)0x0800) /* BRG/16 mode */#define SPMODE_REV ((ushort)0x0400) /* Reversed Data */#define SPMODE_MSTR ((ushort)0x0200) /* SPI Master */#define SPMODE_EN ((ushort)0x0100) /* Enable */#define SPMODE_LENMSK ((ushort)0x00f0) /* character length */#define SPMODE_LEN4 ((ushort)0x0030) /* 4 bits per char */#define SPMODE_LEN8 ((ushort)0x0070) /* 8 bits per char */#define SPMODE_LEN16 ((ushort)0x00f0) /* 16 bits per char */#define SPMODE_PMMSK ((ushort)0x000f) /* prescale modulus *//* SPIE fields */#define SPIE_MME 0x20#define SPIE_TXE 0x10#define SPIE_BSY 0x04#define SPIE_TXB 0x02#define SPIE_RXB 0x01/* * RISC Controller Configuration Register definitons */#define RCCR_TIME 0x8000 /* RISC Timer Enable */#define RCCR_TIMEP(t) (((t) & 0x3F)<<8) /* RISC Timer Period */#define RCCR_TIME_MASK 0x00FF /* not RISC Timer related bits *//* RISC Timer Parameter RAM offset */#define PROFF_RTMR ((uint)0x01B0)typedef struct risc_timer_pram { unsigned short tm_base; /* RISC Timer Table Base Address */ unsigned short tm_ptr; /* RISC Timer Table Pointer (internal) */ unsigned short r_tmr; /* RISC Timer Mode Register */ unsigned short r_tmv; /* RISC Timer Valid Register */ unsigned long tm_cmd; /* RISC Timer Command Register */ unsigned long tm_cnt; /* RISC Timer Internal Count */} rt_pram_t;/* Bits in RISC Timer Command Register */#define TM_CMD_VALID 0x80000000 /* Valid - Enables the timer */#define TM_CMD_RESTART 0x40000000 /* Restart - for automatic restart */#define TM_CMD_PWM 0x20000000 /* Run in Pulse Width Modulation Mode */#define TM_CMD_NUM(n) (((n)&0xF)<<16) /* Timer Number */#define TM_CMD_PERIOD(p) ((p)&0xFFFF) /* Timer Period *//* CPM interrupts. There are nearly 32 interrupts generated by CPM * channels or devices. All of these are presented to the PPC core * as a single interrupt. The CPM interrupt handler dispatches its * own handlers, in a similar fashion to the PPC core handler. We * use the table as defined in the manuals (i.e. no special high * priority and SCC1 == SCCa, etc...). */#define CPMVEC_NR 32#define CPMVEC_PIO_PC15 ((ushort)0x1f)#define CPMVEC_SCC1 ((ushort)0x1e)#define CPMVEC_SCC2 ((ushort)0x1d)#define CPMVEC_SCC3 ((ushort)0x1c)#define CPMVEC_SCC4 ((ushort)0x1b)#define CPMVEC_PIO_PC14 ((ushort)0x1a)#define CPMVEC_TIMER1 ((ushort)0x19)#define CPMVEC_PIO_PC13 ((ushort)0x18)#define CPMVEC_PIO_PC12 ((ushort)0x17)#define CPMVEC_SDMA_CB_ERR ((ushort)0x16)#define CPMVEC_IDMA1 ((ushort)0x15)#define CPMVEC_IDMA2 ((ushort)0x14)#define CPMVEC_TIMER2 ((ushort)0x12)#define CPMVEC_RISCTIMER ((ushort)0x11)#define CPMVEC_I2C ((ushort)0x10)#define CPMVEC_PIO_PC11 ((ushort)0x0f)#define CPMVEC_PIO_PC10 ((ushort)0x0e)#define CPMVEC_TIMER3 ((ushort)0x0c)#define CPMVEC_PIO_PC9 ((ushort)0x0b)#define CPMVEC_PIO_PC8 ((ushort)0x0a)#define CPMVEC_PIO_PC7 ((ushort)0x09)#define CPMVEC_TIMER4 ((ushort)0x07)#define CPMVEC_PIO_PC6 ((ushort)0x06)#define CPMVEC_SPI ((ushort)0x05)#define CPMVEC_SMC1 ((ushort)0x04)#define CPMVEC_SMC2 ((ushort)0x03)#define CPMVEC_PIO_PC5 ((ushort)0x02)#define CPMVEC_PIO_PC4 ((ushort)0x01)#define CPMVEC_ERROR ((ushort)0x00)/* CPM interrupt configuration vector.*/#define CICR_SCD_SCC4 ((uint)0x00c00000) /* SCC4 @ SCCd */#define CICR_SCC_SCC3 ((uint)0x00200000) /* SCC3 @ SCCc */#define CICR_SCB_SCC2 ((uint)0x00040000) /* SCC2 @ SCCb */#define CICR_SCA_SCC1 ((uint)0x00000000) /* SCC1 @ SCCa */#define CICR_IRL_MASK ((uint)0x0000e000) /* Core interrrupt */#define CICR_HP_MASK ((uint)0x00001f00) /* Hi-pri int. */#define CICR_IEN ((uint)0x00000080) /* Int. enable */#define CICR_SPS ((uint)0x00000001) /* SCC Spread */extern void cpm_install_handler(int vec, void (*handler)(void *, struct pt_regs *regs), void *dev_id);extern void cpm_free_handler(int vec);#endif /* __CPM_8XX__ */
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -