📄 wave.rpt
字号:
Project Information f:\khf1-5\exa14\wave\wave.rpt
MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/17/2005 15:36:29
Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
Untitled
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
wave EP1K100QC208-3 11 9 0 4096 8 % 96 1 %
User Pins: 11 9 0
Project Information f:\khf1-5\exa14\wave\wave.rpt
** PROJECT COMPILATION MESSAGES **
Warning: Memory depth (512) differs from MIF depth (256) -- ignoring MIF value
Project Information f:\khf1-5\exa14\wave\wave.rpt
** PIN/LOCATION/CHIP ASSIGNMENTS **
Actual
User Assignments
Assignments (if different) Node Name
wave@131 da0
wave@132 da1
wave@133 da2
wave@134 da3
wave@135 da4
wave@136 da5
wave@139 da6
wave@140 da7
wave@103 inb0
wave@104 inb1
wave@111 inb2
wave@112 inb3
wave@113 inb4
wave@114 inb5
wave@115 inb6
wave@116 inb7
wave@183 inclk
wave@128 mode0
wave@127 mode1
Project Information f:\khf1-5\exa14\wave\wave.rpt
** EMBEDDED ARRAYS **
|sin:msin|LPM_ROM:1|altrom:srom|content: MEMORY (
width = 8;
depth = 512;
segmentsize = 512;
mode = MEM_READONLY#MEM_INITIALIZED#MEM_REG_WADDR_CLK0#MEM_REG_WCTRL_CLK0;
file = "f:\khf1-5\exa14\wave\sin.mif";
)
OF SEGMENTS (
|sin:msin|LPM_ROM:1|altrom:srom|segment0_7,
|sin:msin|LPM_ROM:1|altrom:srom|segment0_6,
|sin:msin|LPM_ROM:1|altrom:srom|segment0_5,
|sin:msin|LPM_ROM:1|altrom:srom|segment0_4,
|sin:msin|LPM_ROM:1|altrom:srom|segment0_3,
|sin:msin|LPM_ROM:1|altrom:srom|segment0_2,
|sin:msin|LPM_ROM:1|altrom:srom|segment0_1,
|sin:msin|LPM_ROM:1|altrom:srom|segment0_0
);
Project Information f:\khf1-5\exa14\wave\wave.rpt
** FILE HIERARCHY **
|sin:msin|
|sin:msin|lpm_rom:1|
|sin:msin|lpm_rom:1|altrom:srom|
Device-Specific Information: f:\khf1-5\exa14\wave\wave.rpt
wave
***** Logic for device 'wave' compiled without errors.
Device: EP1K100QC208-3
ACEX 1K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
MultiVolt I/O = OFF
R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R
E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E
S S S S S S S V S S S S S S S S S S S S S V S S S S S S S S S S S S S S S S S S S S S
E E E E E E E C E E E E E E V E E E E E E E C i E E V E E E E E E E E E E E V E E E E E E E E
R R R R R R R C R R R R R R C R R R R R R R C n R R C R R R R R R R R R R R C R R R R R R R R
V V V V V V V I V V V V V V C V V V V V G V V I G c G G V V C V V V V V V G V V V V V C V V V V V V V V
E E E E E E E N E E E E E E I E E E E E N E E N N l N N E E I E E E E E E N E E E E E I E E E E E E E E
D D D D D D D T D D D D D D O D D D D D D D D T D k D D D D O D D D D D D D D D D D D O D D D D D D D D
----------------------------------------------------------------------------------------------------------_
/ 208 206 204 202 200 198 196 194 192 190 188 186 184 182 180 178 176 174 172 170 168 166 164 162 160 158 |_
/ 207 205 203 201 199 197 195 193 191 189 187 185 183 181 179 177 175 173 171 169 167 165 163 161 159 157 |
#TCK | 1 156 | ^DATA0
^CONF_DONE | 2 155 | ^DCLK
^nCEO | 3 154 | ^nCE
#TDO | 4 153 | #TDI
VCCIO | 5 152 | VCCINT
GND | 6 151 | GND
RESERVED | 7 150 | RESERVED
RESERVED | 8 149 | RESERVED
RESERVED | 9 148 | RESERVED
RESERVED | 10 147 | RESERVED
RESERVED | 11 146 | VCCIO
RESERVED | 12 145 | GND
RESERVED | 13 144 | RESERVED
RESERVED | 14 143 | RESERVED
RESERVED | 15 142 | RESERVED
RESERVED | 16 141 | RESERVED
RESERVED | 17 140 | da7
RESERVED | 18 139 | da6
RESERVED | 19 138 | VCCIO
GND | 20 137 | GND
VCCINT | 21 136 | da5
VCCIO | 22 135 | da4
GND | 23 134 | da3
RESERVED | 24 133 | da2
RESERVED | 25 132 | da1
RESERVED | 26 131 | da0
RESERVED | 27 EP1K100QC208-3 130 | VCCINT
RESERVED | 28 129 | GND
RESERVED | 29 128 | mode0
RESERVED | 30 127 | mode1
RESERVED | 31 126 | RESERVED
GND | 32 125 | RESERVED
VCCINT | 33 124 | VCCINT
VCCIO | 34 123 | GND
GND | 35 122 | RESERVED
RESERVED | 36 121 | RESERVED
RESERVED | 37 120 | RESERVED
RESERVED | 38 119 | RESERVED
RESERVED | 39 118 | VCCIO
RESERVED | 40 117 | GND
RESERVED | 41 116 | inb7
VCCIO | 42 115 | inb6
GND | 43 114 | inb5
RESERVED | 44 113 | inb4
RESERVED | 45 112 | inb3
RESERVED | 46 111 | inb2
RESERVED | 47 110 | VCCIO
VCCINT | 48 109 | GND
GND | 49 108 | ^MSEL0
#TMS | 50 107 | ^MSEL1
#TRST | 51 106 | VCCINT
^nSTATUS | 52 105 | ^nCONFIG
| 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 _|
\ 53 55 57 59 61 63 65 67 69 71 73 75 77 79 81 83 85 87 89 91 93 95 97 99 101 103 |
\-----------------------------------------------------------------------------------------------------------
R R R R R R G R R R R R R V R R R R R V R R R G V G G G G G R V R R R R R R V R c R R R R V R R R R i i
E E E E E E N E E E E E E C E E E E E C E E E N C N N N N N E C E E E E E E C E s E E E E C E E E E n n
S S S S S S D S S S S S S C S S S S S C S S S D C D D D D D S C S S S S S S C S S S S S C S S S S b b
E E E E E E E E E E E E I E E E E E I E E E I E I E E E E E E I E E E E E I E E E E 0 1
R R R R R R R R R R R R O R R R R R N R R R N R O R R R R R R N R R R R R O R R R R
V V V V V V V V V V V V V V V V V T V V V T V V V V V V V T V V V V V V V V V
E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E
D D D D D D D D D D D D D D D D D D D D D D D D D D D D D D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant.
Device-Specific Information: f:\khf1-5\exa14\wave\wave.rpt
wave
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
B1 8/ 8(100%) 1/ 8( 12%) 4/ 8( 50%) 1/2 0/2 8/26( 30%)
B2 8/ 8(100%) 1/ 8( 12%) 3/ 8( 37%) 1/2 0/2 12/26( 46%)
B3 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 1/2 0/2 4/26( 15%)
B4 5/ 8( 62%) 0/ 8( 0%) 4/ 8( 50%) 0/2 0/2 6/26( 23%)
B8 8/ 8(100%) 0/ 8( 0%) 6/ 8( 75%) 1/2 0/2 4/26( 15%)
B11 8/ 8(100%) 1/ 8( 12%) 4/ 8( 50%) 1/2 0/2 10/26( 38%)
B16 8/ 8(100%) 1/ 8( 12%) 3/ 8( 37%) 1/2 0/2 15/26( 57%)
B20 8/ 8(100%) 2/ 8( 25%) 3/ 8( 37%) 1/2 0/2 14/26( 53%)
B21 8/ 8(100%) 1/ 8( 12%) 2/ 8( 25%) 1/2 0/2 14/26( 53%)
B26 8/ 8(100%) 1/ 8( 12%) 5/ 8( 62%) 1/2 0/2 8/26( 30%)
K12 8/ 8(100%) 2/ 8( 25%) 1/ 8( 12%) 1/2 0/2 8/26( 30%)
K15 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 8/26( 30%)
K16 3/ 8( 37%) 0/ 8( 0%) 3/ 8( 37%) 1/2 0/2 2/26( 7%)
Embedded Column Row
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -