📄 m68k.h
字号:
/* Opcode table for m680[01234]0/m6888[12]/m68851. Copyright (C) 1989, 1991 Free Software Foundation.This file is part of GDB, the GNU Debugger and GAS, the GNU Assembler.Both GDB and GAS are free software; you can redistribute and/or modifyit under the terms of the GNU General Public License as published bythe Free Software Foundation; either version 1, or (at your option)any later version.GDB and GAS are distributed in the hope that it will be useful,but WITHOUT ANY WARRANTY; without even the implied warranty ofMERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See theGNU General Public License for more details.You should have received a copy of the GNU General Public Licensealong with GDB or GAS; see the file COPYING. If not, write tothe Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. *//* Syntax options: by default we recognize both MIT and Motorola syntax. This can be controlled with the macros MIT_SYNTAX_ONLY and MOTOROLA_SYNTAX_ONLY (but these probably don't work very well, since the original MOTOROLA_SYNTAX did not distinguish the syntaxes very completely). Other options are NO_DEFAULT_SIZES and FIXED_SIZE_BRANCH. Motorola syntax uses periods between the opcode and the size, whereas MIT syntax does not. The opcode table contains the names without the periods, and we remove the period from the name when looking it up. *//* These are used as bit flags for arch below. */enum m68k_architecture { a,b };#define _m68k_undef 0#define m68000 0x01#define m68008 m68000 /* synonym for -m68000. otherwise unused. */#define m68010 0x02#define m68020 0x04#define m68030 0x08#define m68ec030 m68030 /* similar enough to -m68030 to ignore differences; gas will deal with the few differences. */#define m68040 0x10#define m68881 0x20#define m68882 m68881 /* synonym for -m68881. otherwise unused. */#define m68851 0x40#define cpu32 0x80 /* e.g., 68332 */ /* handy aliases */#define m68040up m68040#define m68030up (m68030 | m68040up)#define m68020up (m68020 | m68030up)#define m68010up (m68010 | cpu32 | m68020up)#define m68000up (m68000 | m68010up)#define mfloat (m68881 | m68882 | m68040)#define mmmu (m68851 | m68030 | m68040) /* note that differences in addressing modes that aren't distinguished in the following table are handled explicitly by gas. */struct m68k_opcode { char *name; unsigned long opcode; unsigned long match; char *args; int arch;};/* We store four bytes of opcode for all opcodes because that is the most any of them need. The actual length of an instruction is always at least 2 bytes, and is as much longer as necessary to hold the operands it has. The match component is a mask saying which bits must match particular opcode in order for an instruction to be an instance of that opcode. The args component is a string containing two characters for each operand of the instruction. The first specifies the kind of operand; the second, the place it is stored. *//* Kinds of operands: Characters used: AaBCcDdFfIJkLlMOPQRrSSsTtUVWXYZ3|*~%;@!&$?/#^+- ("S" is used twice?!? FIXME) D data register only. Stored as 3 bits. A address register only. Stored as 3 bits. a address register indirect only. Stored as 3 bits. R either kind of register. Stored as 4 bits. r either kind of register indirect only. Stored as 4 bits. At the moment, used only for cas2 instruction. F floating point coprocessor register only. Stored as 3 bits. O an offset (or width): immediate data 0-31 or data register. Stored as 6 bits in special format for BF... insns. + autoincrement only. Stored as 3 bits (number of the address register). - autodecrement only. Stored as 3 bits (number of the address register). Q quick immediate data. Stored as 3 bits. This matches an immediate operand only when value is in range 1 .. 8. M moveq immediate data. Stored as 8 bits. This matches an immediate operand only when value is in range -128..127 T trap vector immediate data. Stored as 4 bits. k K-factor for fmove.p instruction. Stored as a 7-bit constant or a three bit register offset, depending on the field type. # immediate data. Stored in special places (b, w or l) which say how many bits to store. ^ immediate data for floating point instructions. Special places are offset by 2 bytes from '#'... B pc-relative address, converted to an offset that is treated as immediate data. d displacement and register. Stores the register as 3 bits and stores the displacement in the entire second word. C the CCR. No need to store it; this is just for filtering validity. S the SR. No need to store, just as with CCR. U the USP. No need to store, just as with CCR. I Coprocessor ID. Not printed if 1. The Coprocessor ID is always extracted from the 'd' field of word one, which means that an extended coprocessor opcode can be skipped using the 'i' place, if needed. s System Control register for the floating point coprocessor. S List of system control registers for floating point coprocessor. J Misc register for movec instruction, stored in 'j' format. Possible values: 0x000 SFC Source Function Code reg [40, 30, 20, 10] 0x001 DFC Data Function Code reg [40, 30, 20, 10] 0x002 CACR Cache Control Register [40, 30, 20] 0x800 USP User Stack Pointer [40, 30, 20, 10] 0x801 VBR Vector Base reg [40, 30, 20, 10] 0x802 CAAR Cache Address Register [ 30, 20] 0x803 MSP Master Stack Pointer [40, 30, 20] 0x804 ISP Interrupt Stack Pointer [40, 30, 20] 0x003 TC MMU Translation Control [40] 0x004 ITT0 Instruction Transparent Translation reg 0 [40] 0x005 ITT1 Instruction Transparent Translation reg 1 [40] 0x006 DTT0 Data Transparent Translation reg 0 [40] 0x007 DTT1 Data Transparent Translation reg 1 [40] 0x805 MMUSR MMU Status reg [40] 0x806 URP User Root Pointer [40] 0x807 SRP Supervisor Root Pointer [40] L Register list of the type d0-d7/a0-a7 etc. (New! Improved! Can also hold fp0-fp7, as well!) The assembler tries to see if the registers match the insn by looking at where the insn wants them stored. l Register list like L, but with all the bits reversed. Used for going the other way. . . c cache identifier which may be "nc" for no cache, "ic" for instruction cache, "dc" for data cache, or "bc" for both caches. Used in cinv and cpush. Always stored in position "d". They are all stored as 6 bits using an address mode and a register number; they differ in which addressing modes they match. * all (modes 0-6,7.*) ~ alterable memory (modes 2-6,7.0,7.1)(not 0,1,7.~) % alterable (modes 0-6,7.0,7.1)(not 7.~) ; data (modes 0,2-6,7.*)(not 1) @ data, but not immediate (modes 0,2-6,7.? ? ?)(not 1,7.?) This may really be ;, the 68020 book says it is ! control (modes 2,5,6,7.*-)(not 0,1,3,4,7.4) & alterable control (modes 2,5,6,7.0,7.1)(not 0,1,7.? ? ?) $ alterable data (modes 0,2-6,7.0,7.1)(not 1,7.~) ? alterable control, or data register (modes 0,2,5,6,7.0,7.1)(not 1,3,4,7.~) / control, or data register (modes 0,2,5,6,7.0,7.1,7.2,7.3)(not 1,3,4,7.4) ` control, plus pre-dec, not simple indir. (modes 4,5,6,7.*-)(not 0,1,2,3,7.4)*//* JF: for the 68851 *//* I didn't use much imagination in choosing the following codes, so many of them aren't very mnemonic. -rab P pmmu register Possible values: 000 TC Translation Control reg 100 CAL Current Access Level 101 VAL Validate Access Level 110 SCC Stack Change Control 111 AC Access Control 3 68030-only pmmu registers 010 TT0 Transparent Translation reg 0 (aka Access Control reg 0 -- AC0 -- on 68ec030) 011 TT1 Transparent Translation reg 1 (aka Access Control reg 1 -- AC1 -- on 68ec030) W wide pmmu registers Possible values: 001 DRP Dma Root Pointer 010 SRP Supervisor Root Pointer 011 CRP Cpu Root Pointer f function code register 0 SFC 1 DFC V VAL register only X BADx, BACx 100 BAD Breakpoint Acknowledge Data 101 BAC Breakpoint Acknowledge Control Y PSR Z PCSR | memory (modes 2-6, 7.*) t address test level (68030 only) Stored as 3 bites, range 0-7. Also used for breakpoint instruction now.*//* Places to put an operand, for non-general operands: s source, low bits of first word. d dest, shifted 9 in first word 1 second word, shifted 12 2 second word, shifted 6 3 second word, shifted 0 4 third word, shifted 12 5 third word, shifted 6 6 third word, shifted 0 7 second word, shifted 7 8 second word, shifted 10 D store in both place 1 and place 3; for divul and divsl. B first word, low byte, for branch displacements
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -