📄 hal_intr.h
字号:
#ifndef CYGONCE_HAL_HAL_INTR_H#define CYGONCE_HAL_HAL_INTR_H//==========================================================================//// hal_intr.h//// HAL Interrupt and clock support////==========================================================================//####COPYRIGHTBEGIN####//// -------------------------------------------// The contents of this file are subject to the Cygnus eCos Public License// Version 1.0 (the "License"); you may not use this file except in// compliance with the License. You may obtain a copy of the License at// http://sourceware.cygnus.com/ecos// // Software distributed under the License is distributed on an "AS IS"// basis, WITHOUT WARRANTY OF ANY KIND, either express or implied. See the// License for the specific language governing rights and limitations under// the License.// // The Original Code is eCos - Embedded Cygnus Operating System, released// September 30, 1998.// // The Initial Developer of the Original Code is Cygnus. Portions created// by Cygnus are Copyright (C) 1998,1999 Cygnus Solutions. All Rights Reserved.// -------------------------------------------////####COPYRIGHTEND####//==========================================================================//#####DESCRIPTIONBEGIN####//// Author(s): nickg// Contributors: nickg, jlarmour// Date: 1999-02-18// Purpose: Define Interrupt support// Description: The macros defined here provide the HAL APIs for handling// interrupts and the clock.// Usage:// #include <cyg/hal/hal_intr.h>// ...// ////####DESCRIPTIONEND####////==========================================================================#include <cyg/infra/cyg_type.h>#include <pkgconf/hal.h>//--------------------------------------------------------------------------// The MN10300 has a somewhat complex interrupt structure. Besides the// reset and NMI vectors there are seven maskable interrupt vectors// which must point to code in the 64k starting at 0x40000000. There// are also 25 Interrupt control groups, each of which can have 4// interrupt lines attached, for a theoretical total of 100 interrupts// (!). Some of these are dedicated to specific devices, other to// external pins, and others are not connected to anything, resulting// in only 45 that can actually be delivered. Each control group may// be assigned one of seven interrupt levels, and is delivered to the// corresponding vector. Software can then use a register to determine// the delivering group and detect from there which interrupt has been// delivered.//// The approach we will adopt at present is for the code attached to// each vector to save state and jump via a table to a VSR. The// default VSR will fully decode the delivered interrupt into a table// of isr/data/object entries. VSR replacement will operate on the// first level indirection table rather than the hardware// vectors. This is the fastest mechanism, however it needs 100*3*4 +// 7*4 = 1228 bytes for the tables.// //--------------------------------------------------------------------------// Interrupt vectors.// The level-specific hardware vectors// These correspond to VSRs and are the values to use for HAL_VSR_GET/SET#define CYGNUM_HAL_VECTOR_0 0#define CYGNUM_HAL_VECTOR_1 1#define CYGNUM_HAL_VECTOR_2 2#define CYGNUM_HAL_VECTOR_3 3#define CYGNUM_HAL_VECTOR_4 4#define CYGNUM_HAL_VECTOR_5 5#define CYGNUM_HAL_VECTOR_6 6#define CYGNUM_HAL_VECTOR_NMI 7#define CYGNUM_HAL_VECTOR_TRAP 8#define CYGNUM_HAL_VSR_MIN 0#define CYGNUM_HAL_VSR_MAX 8#define CYGNUM_HAL_VSR_COUNT 9// Exception vectors. These are the values used when passed out to an// external exception handler using cyg_hal_deliver_exception()#define CYGNUM_HAL_EXCEPTION_NMI 0#define CYGNUM_HAL_EXCEPTION_DATA_ACCESS \ CYGNUM_HAL_INTERRUPT_SYSTEM_ERROR#define CYGNUM_HAL_EXCEPTION_TRAP 3#define CYGNUM_HAL_EXCEPTION_MIN 0#define CYGNUM_HAL_EXCEPTION_MAX 3#define CYGNUM_HAL_EXCEPTION_COUNT 4#if defined(CYG_HAL_MN10300_MN103000)// The decoded interrupts#define CYGNUM_HAL_INTERRUPT_NMIRQ 0#define CYGNUM_HAL_INTERRUPT_WATCHDOG 1#define CYGNUM_HAL_INTERRUPT_SYSTEM_ERROR 2#define CYGNUM_HAL_INTERRUPT_RESERVED_3 3#define CYGNUM_HAL_INTERRUPT_RESERVED_4 4#define CYGNUM_HAL_INTERRUPT_RESERVED_5 5#define CYGNUM_HAL_INTERRUPT_RESERVED_6 6#define CYGNUM_HAL_INTERRUPT_RESERVED_7 7#define CYGNUM_HAL_INTERRUPT_TIMER_0 8#define CYGNUM_HAL_INTERRUPT_TIMER_1 9#define CYGNUM_HAL_INTERRUPT_TIMER_2 10#define CYGNUM_HAL_INTERRUPT_TIMER_3 11#define CYGNUM_HAL_INTERRUPT_TIMER_4 12#define CYGNUM_HAL_INTERRUPT_TIMER_5 13#define CYGNUM_HAL_INTERRUPT_TIMER_6 14#define CYGNUM_HAL_INTERRUPT_TIMER_7 15#define CYGNUM_HAL_INTERRUPT_TIMER_8 16#define CYGNUM_HAL_INTERRUPT_TIMER_8_COMPARE_A 17#define CYGNUM_HAL_INTERRUPT_TIMER_8_COMPARE_B 18#define CYGNUM_HAL_INTERRUPT_RESERVED_19 19#define CYGNUM_HAL_INTERRUPT_TIMER_9 20#define CYGNUM_HAL_INTERRUPT_TIMER_9_COMPARE_A 21#define CYGNUM_HAL_INTERRUPT_TIMER_9_COMPARE_B 22#define CYGNUM_HAL_INTERRUPT_RESERVED_23 23#define CYGNUM_HAL_INTERRUPT_TIMER_10 24#define CYGNUM_HAL_INTERRUPT_TIMER_10_COMPARE_A 25#define CYGNUM_HAL_INTERRUPT_TIMER_10_COMPARE_B 26#define CYGNUM_HAL_INTERRUPT_TIMER_10_COMPARE_C 27#define CYGNUM_HAL_INTERRUPT_TIMER_11 28#define CYGNUM_HAL_INTERRUPT_TIMER_11_COMPARE_A 29#define CYGNUM_HAL_INTERRUPT_TIMER_11_COMPARE_B 30#define CYGNUM_HAL_INTERRUPT_TIMER_11_COMPARE_C 31#define CYGNUM_HAL_INTERRUPT_TIMER_12 32#define CYGNUM_HAL_INTERRUPT_TIMER_12_COMPARE_A 33#define CYGNUM_HAL_INTERRUPT_TIMER_12_COMPARE_B 34#define CYGNUM_HAL_INTERRUPT_TIMER_12_COMPARE_C 35#define CYGNUM_HAL_INTERRUPT_TIMER_11_COMPARE_D 36#define CYGNUM_HAL_INTERRUPT_TIMER_12_COMPARE_D 37#define CYGNUM_HAL_INTERRUPT_RESERVED_38 38#define CYGNUM_HAL_INTERRUPT_RESERVED_39 39#define CYGNUM_HAL_INTERRUPT_DMA0 40#define CYGNUM_HAL_INTERRUPT_RESERVED_41 41#define CYGNUM_HAL_INTERRUPT_RESERVED_42 42#define CYGNUM_HAL_INTERRUPT_RESERVED_43 43#define CYGNUM_HAL_INTERRUPT_DMA1 44#define CYGNUM_HAL_INTERRUPT_RESERVED_45 45#define CYGNUM_HAL_INTERRUPT_RESERVED_46 46#define CYGNUM_HAL_INTERRUPT_RESERVED_47 47#define CYGNUM_HAL_INTERRUPT_DMA2 48#define CYGNUM_HAL_INTERRUPT_RESERVED_49 49#define CYGNUM_HAL_INTERRUPT_RESERVED_50 50#define CYGNUM_HAL_INTERRUPT_RESERVED_51 51#define CYGNUM_HAL_INTERRUPT_DMA3 52#define CYGNUM_HAL_INTERRUPT_RESERVED_53 53#define CYGNUM_HAL_INTERRUPT_RESERVED_54 54#define CYGNUM_HAL_INTERRUPT_RESERVED_55 55#define CYGNUM_HAL_INTERRUPT_SERIAL_0_RX 56#define CYGNUM_HAL_INTERRUPT_SERIAL_0_TX 57#define CYGNUM_HAL_INTERRUPT_RESERVED_58 58#define CYGNUM_HAL_INTERRUPT_RESERVED_59 59#define CYGNUM_HAL_INTERRUPT_SERIAL_1_RX 60#define CYGNUM_HAL_INTERRUPT_SERIAL_1_TX 61#define CYGNUM_HAL_INTERRUPT_RESERVED_62 62#define CYGNUM_HAL_INTERRUPT_RESERVED_63 63#define CYGNUM_HAL_INTERRUPT_EXTERNAL_0 64#define CYGNUM_HAL_INTERRUPT_RESERVED_65 65#define CYGNUM_HAL_INTERRUPT_RESERVED_66 66#define CYGNUM_HAL_INTERRUPT_RESERVED_67 67#define CYGNUM_HAL_INTERRUPT_EXTERNAL_1 68#define CYGNUM_HAL_INTERRUPT_RESERVED_69 69#define CYGNUM_HAL_INTERRUPT_RESERVED_70 70#define CYGNUM_HAL_INTERRUPT_RESERVED_71 71#define CYGNUM_HAL_INTERRUPT_EXTERNAL_2 72#define CYGNUM_HAL_INTERRUPT_RESERVED_73 73#define CYGNUM_HAL_INTERRUPT_RESERVED_74 74#define CYGNUM_HAL_INTERRUPT_RESERVED_75 75#define CYGNUM_HAL_INTERRUPT_EXTERNAL_3 76#define CYGNUM_HAL_INTERRUPT_RESERVED_77 77#define CYGNUM_HAL_INTERRUPT_RESERVED_78 78#define CYGNUM_HAL_INTERRUPT_RESERVED_79 79#define CYGNUM_HAL_INTERRUPT_EXTERNAL_4 80#define CYGNUM_HAL_INTERRUPT_RESERVED_81 81#define CYGNUM_HAL_INTERRUPT_RESERVED_82 82#define CYGNUM_HAL_INTERRUPT_RESERVED_83 83#define CYGNUM_HAL_INTERRUPT_EXTERNAL_5 84#define CYGNUM_HAL_INTERRUPT_RESERVED_85 85#define CYGNUM_HAL_INTERRUPT_RESERVED_86 86#define CYGNUM_HAL_INTERRUPT_RESERVED_87 87#define CYGNUM_HAL_INTERRUPT_EXTERNAL_6 88#define CYGNUM_HAL_INTERRUPT_RESERVED_89 89#define CYGNUM_HAL_INTERRUPT_RESERVED_90 90#define CYGNUM_HAL_INTERRUPT_RESERVED_91 91#define CYGNUM_HAL_INTERRUPT_EXTERNAL_7 92#define CYGNUM_HAL_INTERRUPT_RESERVED_93 93#define CYGNUM_HAL_INTERRUPT_RESERVED_94 94#define CYGNUM_HAL_INTERRUPT_RESERVED_95 95#define CYGNUM_HAL_INTERRUPT_AD_CONVERSION 96#define CYGNUM_HAL_INTERRUPT_RESERVED_97 97#define CYGNUM_HAL_INTERRUPT_RESERVED_98 98#define CYGNUM_HAL_INTERRUPT_RESERVED_99 99#define CYGNUM_HAL_ISR_MIN 0#define CYGNUM_HAL_ISR_MAX 99#define CYGNUM_HAL_ISR_COUNT 100#elif defined(CYG_HAL_MN10300_MN103002) // The decoded interrupts#define CYGNUM_HAL_INTERRUPT_NMIRQ 0#define CYGNUM_HAL_INTERRUPT_WATCHDOG 1#define CYGNUM_HAL_INTERRUPT_SYSTEM_ERROR 2#define CYGNUM_HAL_INTERRUPT_RESERVED_3 3#define CYGNUM_HAL_INTERRUPT_RESERVED_4 4#define CYGNUM_HAL_INTERRUPT_RESERVED_5 5#define CYGNUM_HAL_INTERRUPT_RESERVED_6 6#define CYGNUM_HAL_INTERRUPT_RESERVED_7 7#define CYGNUM_HAL_INTERRUPT_TIMER_0 8#define CYGNUM_HAL_INTERRUPT_RESERVED_9 9#define CYGNUM_HAL_INTERRUPT_RESERVED_10 10#define CYGNUM_HAL_INTERRUPT_RESERVED_11 11#define CYGNUM_HAL_INTERRUPT_TIMER_1 12#define CYGNUM_HAL_INTERRUPT_RESERVED_13 13#define CYGNUM_HAL_INTERRUPT_RESERVED_14 14#define CYGNUM_HAL_INTERRUPT_RESERVED_15 15#define CYGNUM_HAL_INTERRUPT_TIMER_2 16#define CYGNUM_HAL_INTERRUPT_RESERVED_17 17#define CYGNUM_HAL_INTERRUPT_RESERVED_18 18#define CYGNUM_HAL_INTERRUPT_RESERVED_19 19#define CYGNUM_HAL_INTERRUPT_TIMER_3 20#define CYGNUM_HAL_INTERRUPT_RESERVED_21 21#define CYGNUM_HAL_INTERRUPT_RESERVED_22 22#define CYGNUM_HAL_INTERRUPT_RESERVED_23 23#define CYGNUM_HAL_INTERRUPT_TIMER_4 24#define CYGNUM_HAL_INTERRUPT_RESERVED_25 25#define CYGNUM_HAL_INTERRUPT_RESERVED_26 26#define CYGNUM_HAL_INTERRUPT_RESERVED_27 27#define CYGNUM_HAL_INTERRUPT_TIMER_5 28
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -