intr_machdep.h
来自「基于组件方式开发操作系统的OSKIT源代码」· C头文件 代码 · 共 207 行
H
207 行
/*- * Copyright (c) 1991 The Regents of the University of California. * All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions * are met: * 1. Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * 2. Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * 3. All advertising materials mentioning features or use of this software * must display the following acknowledgement: * This product includes software developed by the University of * California, Berkeley and its contributors. * 4. Neither the name of the University nor the names of its contributors * may be used to endorse or promote products derived from this software * without specific prior written permission. * * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF * SUCH DAMAGE. * * from: @(#)isa_device.h 7.1 (Berkeley) 5/9/91 * $Id: intr_machdep.h,v 1.13 1998/06/18 15:32:06 bde Exp $ */#ifndef _I386_ISA_INTR_MACHDEP_H_#define _I386_ISA_INTR_MACHDEP_H_/* * Low level interrupt code. */ #ifdef KERNEL#if defined(SMP) || defined(APIC_IO)/* * XXX FIXME: rethink location for all IPI vectors. *//* APIC TPR priority vector levels: 0xff (255) +-------------+ | | 15 (IPIs: Xspuriousint) 0xf0 (240) +-------------+ | | 14 0xe0 (224) +-------------+ | | 13 0xd0 (208) +-------------+ | | 12 0xc0 (192) +-------------+ | | 11 0xb0 (176) +-------------+ | | 10 (IPIs: Xcpustop) 0xa0 (160) +-------------+ | | 9 (IPIs: Xinvltlb) 0x90 (144) +-------------+ | | 8 (linux/BSD syscall, IGNORE FAST HW INTS) 0x80 (128) +-------------+ | | 7 (FAST_INTR 16-23) 0x70 (112) +-------------+ | | 6 (FAST_INTR 0-15) 0x60 (96) +-------------+ | | 5 (IGNORE HW INTS) 0x50 (80) +-------------+ | | 4 (2nd IO APIC) 0x40 (64) +------+------+ | | | 3 (upper APIC hardware INTs: PCI) 0x30 (48) +------+------+ | | 2 (start of hardware INTs: ISA) 0x20 (32) +-------------+ | | 1 (exceptions, traps, etc.) 0x10 (16) +-------------+ | | 0 (exceptions, traps, etc.) 0x00 (0) +-------------+ *//* IDT vector base for regular (aka. slow) and fast interrupts */#define TPR_SLOW_INTS 0x20#define TPR_FAST_INTS 0x60/* blocking values for local APIC Task Priority Register */#define TPR_BLOCK_HWI 0x4f /* hardware INTs */#define TPR_IGNORE_HWI 0x5f /* ignore INTs */#define TPR_BLOCK_FHWI 0x7f /* hardware FAST INTs */#define TPR_IGNORE_FHWI 0x8f /* ignore FAST INTs */#define TPR_BLOCK_XINVLTLB 0x9f /* */#define TPR_BLOCK_XCPUSTOP 0xaf /* */#define TPR_BLOCK_ALL 0xff /* all INTs */#ifdef TEST_TEST1/* put a 'fake' HWI in top of APIC prio 0x3x, 32 + 31 = 63 = 0x3f */#define XTEST1_OFFSET (ICU_OFFSET + 31)#endif /** TEST_TEST1 *//* TLB shootdowns */#define XINVLTLB_OFFSET (ICU_OFFSET + 112)#ifdef BETTER_CLOCK/* inter-cpu clock handling */#define XCPUCHECKSTATE_OFFSET (ICU_OFFSET + 113)#endif/* IPI to generate an additional software trap at the target CPU */#define XCPUAST_OFFSET (ICU_OFFSET + 48)/* IPI to signal the CPU holding the ISR lock that another IRQ has appeared */#define XFORWARD_IRQ_OFFSET (ICU_OFFSET + 49)/* IPI to signal CPUs to stop and wait for another CPU to restart them */#define XCPUSTOP_OFFSET (ICU_OFFSET + 128)/* * Note: this vector MUST be xxxx1111, 32 + 223 = 255 = 0xff: */#define XSPURIOUSINT_OFFSET (ICU_OFFSET + 223)#endif /* SMP || APIC_IO */#ifndef LOCORE/* * Type of the first (asm) part of an interrupt handler. */typedef void inthand_t __P((u_int cs, u_int ef, u_int esp, u_int ss));#define IDTVEC(name) __CONCAT(X,name)extern char eintrnames[]; /* end of intrnames[] */extern u_long intrcnt[]; /* counts for for each device and stray */extern char intrnames[]; /* string table containing device names */extern u_long *intr_countp[]; /* pointers into intrcnt[] */extern inthand2_t *intr_handler[]; /* C entry points of intr handlers */extern u_int intr_mask[]; /* sets of intrs masked during handling of 1 */extern void *intr_unit[]; /* cookies to pass to intr handlers */inthand_t IDTVEC(fastintr0), IDTVEC(fastintr1), IDTVEC(fastintr2), IDTVEC(fastintr3), IDTVEC(fastintr4), IDTVEC(fastintr5), IDTVEC(fastintr6), IDTVEC(fastintr7), IDTVEC(fastintr8), IDTVEC(fastintr9), IDTVEC(fastintr10), IDTVEC(fastintr11), IDTVEC(fastintr12), IDTVEC(fastintr13), IDTVEC(fastintr14), IDTVEC(fastintr15);inthand_t IDTVEC(intr0), IDTVEC(intr1), IDTVEC(intr2), IDTVEC(intr3), IDTVEC(intr4), IDTVEC(intr5), IDTVEC(intr6), IDTVEC(intr7), IDTVEC(intr8), IDTVEC(intr9), IDTVEC(intr10), IDTVEC(intr11), IDTVEC(intr12), IDTVEC(intr13), IDTVEC(intr14), IDTVEC(intr15);#if defined(SMP) || defined(APIC_IO)inthand_t IDTVEC(fastintr16), IDTVEC(fastintr17), IDTVEC(fastintr18), IDTVEC(fastintr19), IDTVEC(fastintr20), IDTVEC(fastintr21), IDTVEC(fastintr22), IDTVEC(fastintr23);inthand_t IDTVEC(intr16), IDTVEC(intr17), IDTVEC(intr18), IDTVEC(intr19), IDTVEC(intr20), IDTVEC(intr21), IDTVEC(intr22), IDTVEC(intr23);inthand_t Xinvltlb, /* TLB shootdowns */#ifdef BETTER_CLOCK Xcpucheckstate, /* Check cpu state */#endif Xcpuast, /* Additional software trap on other cpu */ Xforward_irq, /* Forward irq to cpu holding ISR lock */ Xcpustop, /* CPU stops & waits for another CPU to restart it */ Xspuriousint; /* handle APIC "spurious INTs" */#ifdef TEST_TEST1inthand_t Xtest1; /* 'fake' HWI at top of APIC prio 0x3x, 32+31 = 0x3f */#endif /** TEST_TEST1 */#endif /* SMP || APIC_IO */struct isa_device;void isa_defaultirq __P((void));intrmask_t isa_irq_pending __P((void));int isa_nmi __P((int cd));void update_intrname __P((int intr, int device_id));int icu_setup __P((int intr, inthand2_t *func, void *arg, u_int *maskptr, int flags));int icu_unset __P((int intr, inthand2_t *handler));int update_intr_masks __P((void));void register_imask __P((struct isa_device *dvp, u_int mask));#endif /* LOCORE */#endif /* KERNEL */#endif /* !_I386_ISA_INTR_MACHDEP_H_ */
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?