📄 clock3.rpt
字号:
Device-Specific Information: d:\sz2\clock3.rpt
clock3
** FASTTRACK INTERCONNECT UTILIZATION **
Row FastTrack Interconnect:
Global Left Half- Right Half-
FastTrack FastTrack FastTrack
Row Interconnect Interconnect Interconnect Input Pins Output Pins Bidir Pins
A: 2/144( 1%) 4/ 72( 5%) 0/ 72( 0%) 0/16( 0%) 5/16( 31%) 0/16( 0%)
B: 0/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
C: 0/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
D: 0/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
E: 0/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
F: 0/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
Column FastTrack Interconnect:
FastTrack
Column Interconnect Input Pins Output Pins Bidir Pins
01: 2/24( 8%) 0/4( 0%) 2/4( 50%) 0/4( 0%)
02: 1/24( 4%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
03: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
04: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
05: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
06: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
07: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
08: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
09: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
10: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
11: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
12: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
13: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
14: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
15: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
16: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
17: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
18: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
19: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
20: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
21: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
22: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
23: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
24: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
25: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
26: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
27: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
28: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
29: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
30: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
31: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
32: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
33: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
34: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
35: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
36: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
EA: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
Device-Specific Information: d:\sz2\clock3.rpt
clock3
** CLOCK SIGNALS **
Type Fan-out Name
INPUT 8 clk
Device-Specific Information: d:\sz2\clock3.rpt
clock3
** EQUATIONS **
clk : INPUT;
EN : INPUT;
-- Node name is 'h0'
-- Equation name is 'h0', type is output
h0 = _LC1_A3;
-- Node name is 'h1'
-- Equation name is 'h1', type is output
h1 = _LC2_A2;
-- Node name is 'h2'
-- Equation name is 'h2', type is output
h2 = _LC3_A2;
-- Node name is 'h3'
-- Equation name is 'h3', type is output
h3 = _LC6_A2;
-- Node name is 'r0'
-- Equation name is 'r0', type is output
r0 = _LC1_A1;
-- Node name is 'r1'
-- Equation name is 'r1', type is output
r1 = _LC8_A1;
-- Node name is 'r2'
-- Equation name is 'r2', type is output
r2 = _LC7_A1;
-- Node name is 'r3'
-- Equation name is 'r3', type is output
r3 = _LC5_A1;
-- Node name is '|74162:1|:43' = '|74162:1|QA'
-- Equation name is '_LC1_A3', type is buried
_LC1_A3 = DFFE( _EQ001, GLOBAL( clk), VCC, VCC, VCC);
_EQ001 = EN & _LC1_A2 & !_LC1_A3
# !EN & _LC1_A2 & _LC1_A3;
-- Node name is '|74162:1|:44' = '|74162:1|QB'
-- Equation name is '_LC2_A2', type is buried
_LC2_A2 = DFFE( _EQ002, GLOBAL( clk), VCC, VCC, VCC);
_EQ002 = _LC1_A2 & _LC2_A2 & _LC6_A2
# _LC1_A2 & _LC2_A2 & !_LC7_A2
# !_LC2_A2 & !_LC6_A2 & _LC7_A2
# !_LC1_A2 & !_LC6_A2 & _LC7_A2;
-- Node name is '|74162:1|:45' = '|74162:1|QC'
-- Equation name is '_LC3_A2', type is buried
_LC3_A2 = DFFE( _EQ003, GLOBAL( clk), VCC, VCC, VCC);
_EQ003 = !_LC3_A2 & _LC4_A2
# !_LC1_A2 & _LC4_A2
# _LC1_A2 & _LC3_A2 & !_LC4_A2;
-- Node name is '|74162:1|:46' = '|74162:1|QD'
-- Equation name is '_LC6_A2', type is buried
_LC6_A2 = DFFE( _EQ004, GLOBAL( clk), VCC, VCC, VCC);
_EQ004 = !_LC3_A2 & _LC5_A2 & _LC6_A2
# !_LC4_A2 & _LC5_A2 & _LC6_A2
# _LC3_A2 & _LC4_A2 & !_LC6_A2
# _LC3_A2 & _LC4_A2 & !_LC5_A2;
-- Node name is '|74162:1|:58' = '|74162:1|RCO'
-- Equation name is '_LC4_A1', type is buried
!_LC4_A1 = _LC4_A1~NOT;
_LC4_A1~NOT = LCELL( _EQ005);
_EQ005 = !_LC1_A3
# !EN
# !_LC6_A2;
-- Node name is '|74162:1|:33'
-- Equation name is '_LC4_A2', type is buried
_LC4_A2 = LCELL( _EQ006);
_EQ006 = EN & _LC1_A2 & _LC1_A3 & _LC2_A2;
-- Node name is '|74162:1|~54~1'
-- Equation name is '_LC7_A2', type is buried
-- synthesized logic cell
_LC7_A2 = LCELL( _EQ007);
_EQ007 = EN & _LC1_A2 & _LC1_A3;
-- Node name is '|74162:1|~55~1'
-- Equation name is '_LC5_A2', type is buried
-- synthesized logic cell
_LC5_A2 = LCELL( _EQ008);
_EQ008 = _LC1_A2 & !_LC1_A3
# !EN & _LC1_A2;
-- Node name is '|74162:3|:43' = '|74162:3|QA'
-- Equation name is '_LC1_A1', type is buried
_LC1_A1 = DFFE( _EQ009, GLOBAL( clk), VCC, VCC, VCC);
_EQ009 = !EN & _LC1_A1 & _LC1_A2
# _LC1_A1 & _LC1_A2 & !_LC4_A1
# EN & !_LC1_A1 & _LC1_A2 & _LC4_A1;
-- Node name is '|74162:3|:44' = '|74162:3|QB'
-- Equation name is '_LC8_A1', type is buried
_LC8_A1 = DFFE( _EQ010, GLOBAL( clk), VCC, VCC, VCC);
_EQ010 = _LC3_A1 & !_LC5_A1 & !_LC8_A1
# !_LC1_A2 & _LC3_A1 & !_LC5_A1
# _LC1_A2 & _LC5_A1 & _LC8_A1
# _LC1_A2 & !_LC3_A1 & _LC8_A1;
-- Node name is '|74162:3|:45' = '|74162:3|QC'
-- Equation name is '_LC7_A1', type is buried
_LC7_A1 = DFFE( _EQ011, GLOBAL( clk), VCC, VCC, VCC);
_EQ011 = _LC1_A2 & _LC7_A1 & !_LC8_A1
# _LC1_A2 & !_LC3_A1 & _LC7_A1
# _LC3_A1 & !_LC7_A1 & _LC8_A1
# !_LC1_A2 & _LC3_A1 & _LC8_A1;
-- Node name is '|74162:3|:46' = '|74162:3|QD'
-- Equation name is '_LC5_A1', type is buried
_LC5_A1 = DFFE( _EQ012, GLOBAL( clk), VCC, VCC, VCC);
_EQ012 = _LC2_A1 & !_LC6_A1
# _LC2_A1 & !_LC5_A1
# !_LC1_A2 & _LC2_A1
# _LC1_A2 & !_LC2_A1 & _LC5_A1 & _LC6_A1;
-- Node name is '|74162:3|~54~1'
-- Equation name is '_LC3_A1', type is buried
-- synthesized logic cell
_LC3_A1 = LCELL( _EQ013);
_EQ013 = EN & _LC1_A1 & _LC1_A2 & _LC4_A1;
-- Node name is '|74162:3|:57'
-- Equation name is '_LC2_A1', type is buried
_LC2_A1 = LCELL( _EQ014);
_EQ014 = _LC3_A1 & _LC7_A1 & _LC8_A1;
-- Node name is '|74162:3|:74'
-- Equation name is '_LC6_A1', type is buried
_LC6_A1 = LCELL( _EQ015);
_EQ015 = !_LC1_A1
# !_LC4_A1
# !EN;
-- Node name is ':36'
-- Equation name is '_LC1_A2', type is buried
_LC1_A2 = LCELL( _EQ016);
_EQ016 = !_LC8_A1
# !_LC1_A3
# !_LC2_A2;
Project Information d:\sz2\clock3.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Multi-Level
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'ACEX1K' family
CARRY_CHAIN = ignore
CARRY_CHAIN_LENGTH = 32
CASCADE_CHAIN = ignore
CASCADE_CHAIN_LENGTH = 2
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SUBFACTOR_EXTRACTION = on
IGNORE_SOFT_BUFFERS = on
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Use Quartus Fitter = off
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:03
Partitioner 00:00:01
Fitter 00:00:01
Timing SNF Extractor 00:00:01
Assembler 00:00:01
-------------------------- --------
Total Time 00:00:07
Memory Allocated
-----------------
Peak memory allocated during compilation = 74,320K
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -