⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 allot.rpt

📁 系统实验
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Project Information                        e:\program\vhdl\risc\test\allot.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 10/20/2003 15:47:20

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


ALLOT


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

allot     EP1K10TC100-1    10     16     0    0         0  %    16       2  %

User Pins:                 10     16     0  



Project Information                        e:\program\vhdl\risc\test\allot.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Line 21: File e:\program\vhdl\risc\test\allot.vhd: Undefined (X) values of constant "XXXXXXXX" are interpreted as 0


** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Device-Specific Information:               e:\program\vhdl\risc\test\allot.rpt
allot

***** Logic for device 'allot' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                        R   R R           R R R R   R R R R R R    
                  o o o E   E E   i i     E E E E   E E E E E E    
                  u u u S   S S V n n     S S S S   S S S S S S ^  
                  t t t E   E E C d d     E E E E V E E E E E E D  
                # p p p R   R R C a a     R R R R C R R R R R R A  
                T u u u V G V V I t t L G V V V V C V V V V V V T  
                C t t t E N E E N a a E N E E E E I E E E E E E A  
                K 2 5 6 D D D D T 1 3 D D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
   outbus1 |  5                                                    71 | outbus4 
  RESERVED |  6                                                    70 | RESERVED 
  RESERVED |  7                                                    69 | RESERVED 
   outbus7 |  8                                                    68 | RESERVED 
  RESERVED |  9                                                    67 | VCCIO 
   outbus3 | 10                                                    66 | GND 
       GND | 11                                                    65 | outbus6 
    VCCINT | 12                                                    64 | RESERVED 
   outbus0 | 13                   EP1K10TC100-1                    63 | outbus2 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | RESERVED 
   outbus5 | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | indata4 
   output1 | 19                                                    57 | output3 
  RESERVED | 20                                                    56 | indata6 
   output4 | 21                                                    55 | indata7 
   output0 | 22                                                    54 | ^MSEL0 
   indata5 | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                o R R R R R R R R V G V i i W G G R V R R R R R R  
                u E E E E E E E E C N C n n R N N E C E E E E E E  
                t S S S S S S S S C D C d d   D D S C S S S S S S  
                p E E E E E E E E I   _ a a   _   E I E E E E E E  
                u R R R R R R R R N   C t t   C   R O R R R R R R  
                t V V V V V V V V T   K a a   K   V   V V V V V V  
                7 E E E E E E E E     L 0 2   L   E   E E E E E E  
                  D D D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:               e:\program\vhdl\risc\test\allot.rpt
allot

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A5       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       0/22(  0%)   
A15      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       0/22(  0%)   
A18      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       0/22(  0%)   
A19      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       0/22(  0%)   
B2       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       0/22(  0%)   
B10      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       0/22(  0%)   
B14      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       0/22(  0%)   
B20      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       0/22(  0%)   
C23      8/ 8(100%)   4/ 8( 50%)   4/ 8( 50%)    0/2    0/2      10/22( 45%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            20/60     ( 33%)
Total logic cells used:                         16/576    (  2%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.00/4    ( 50%)
Total fan-in:                                  32/2304    (  1%)

Total input pins required:                      10
Total input I/O cell registers required:         0
Total output pins required:                     16
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     16
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   1   0   0   0   0   0   0   0   0   0   0   1   0   0   1   1   0   0   0   0   0      4/0  
 B:      0   1   0   0   0   0   0   0   0   1   0   0   0   0   1   0   0   0   0   0   1   0   0   0   0      4/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0      8/0  

Total:   0   1   0   0   1   0   0   0   0   1   0   0   0   0   1   1   0   0   1   1   1   0   0   8   0     16/0  



Device-Specific Information:               e:\program\vhdl\risc\test\allot.rpt
allot

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  38      -     -    -    --      INPUT             ^    0    0    0    1  indata0
  91      -     -    -    --      INPUT             ^    0    0    0    1  indata1
  39      -     -    -    --      INPUT             ^    0    0    0    1  indata2
  90      -     -    -    --      INPUT             ^    0    0    0    1  indata3
  58      -     -    C    --      INPUT             ^    0    0    0    1  indata4
  23      -     -    C    --      INPUT             ^    0    0    0    1  indata5
  56      -     -    C    --      INPUT             ^    0    0    0    1  indata6
  55      -     -    C    --      INPUT             ^    0    0    0    1  indata7
  89      -     -    -    --      INPUT             ^    0    0    0    8  LED
  40      -     -    -    --      INPUT             ^    0    0    0    8  WR


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:               e:\program\vhdl\risc\test\allot.rpt
allot

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  13      -     -    B    --     OUTPUT                 0    1    0    0  outbus0
   5      -     -    A    --     OUTPUT                 0    1    0    0  outbus1
  63      -     -    B    --     OUTPUT                 0    1    0    0  outbus2
  10      -     -    A    --     OUTPUT                 0    1    0    0  outbus3
  71      -     -    A    --     OUTPUT                 0    1    0    0  outbus4
  16      -     -    B    --     OUTPUT                 0    1    0    0  outbus5
  65      -     -    B    --     OUTPUT                 0    1    0    0  outbus6
   8      -     -    A    --     OUTPUT                 0    1    0    0  outbus7
  22      -     -    C    --     OUTPUT                 0    1    0    0  output0
  19      -     -    C    --     OUTPUT                 0    1    0    0  output1
  99      -     -    -    24     OUTPUT                 0    1    0    0  output2
  57      -     -    C    --     OUTPUT                 0    1    0    0  output3
  21      -     -    C    --     OUTPUT                 0    1    0    0  output4
  98      -     -    -    24     OUTPUT                 0    1    0    0  output5
  97      -     -    -    23     OUTPUT                 0    1    0    0  output6
  26      -     -    -    23     OUTPUT                 0    1    0    0  output7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:               e:\program\vhdl\risc\test\allot.rpt
allot

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      5     -    A    19       AND2                0    0    1    0  :158
   -      1     -    B    02       AND2                0    0    1    0  :167
   -      7     -    B    14       AND2                0    0    1    0  :176
   -      1     -    A    05       AND2                0    0    1    0  :185
   -      8     -    A    15       AND2                0    0    1    0  :194
   -      4     -    B    10       AND2                0    0    1    0  :203
   -      1     -    A    18       AND2                0    0    1    0  :212
   -      1     -    B    20       AND2                0    0    1    0  :221
   -      2     -    C    23       AND2                3    0    1    0  :230
   -      6     -    C    23       AND2                3    0    1    0  :239
   -      7     -    C    23       AND2                3    0    1    0  :248
   -      4     -    C    23       AND2                3    0    1    0  :257
   -      3     -    C    23       AND2                3    0    1    0  :266
   -      8     -    C    23       AND2                3    0    1    0  :275
   -      1     -    C    23       AND2                3    0    1    0  :284
   -      5     -    C    23       AND2                3    0    1    0  :293

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -