⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 11.rpt

📁 系统实验
💻 RPT
📖 第 1 页 / 共 5 页
字号:
Project Information                           e:\program\vhdl\risc\test\11.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 10/20/2003 10:15:43

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

11        EP1K10TC100-1    10     8      0    0         0  %    253      43 %

User Pins:                 10     8      0  



Project Information                           e:\program\vhdl\risc\test\11.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Project Information                           e:\program\vhdl\risc\test\11.rpt

** FILE HIERARCHY **



|counter:1|
|counter:1|lpm_add_sub:79|
|counter:1|lpm_add_sub:79|addcore:adder|
|counter:1|lpm_add_sub:79|altshift:result_ext_latency_ffs|
|counter:1|lpm_add_sub:79|altshift:carry_ext_latency_ffs|
|counter:1|lpm_add_sub:79|altshift:oflow_ext_latency_ffs|
|allot:2|
|mode_control:9|
|ls273:11|
|ls273:16|
|ls273:12|
|ls273:23|
|ls273:10|
|ls273:13|
|ls273:14|
|mux3:15|
|mux4:17|
|ls74:19|
|pc:20|
|pc:20|lpm_add_sub:132|
|pc:20|lpm_add_sub:132|addcore:adder|
|pc:20|lpm_add_sub:132|altshift:result_ext_latency_ffs|
|pc:20|lpm_add_sub:132|altshift:carry_ext_latency_ffs|
|pc:20|lpm_add_sub:132|altshift:oflow_ext_latency_ffs|
|alu:27|
|alu:27|lpm_add_sub:141|
|alu:27|lpm_add_sub:141|addcore:adder|
|alu:27|lpm_add_sub:141|altshift:result_ext_latency_ffs|
|alu:27|lpm_add_sub:141|altshift:carry_ext_latency_ffs|
|alu:27|lpm_add_sub:141|altshift:oflow_ext_latency_ffs|
|alu:27|lpm_add_sub:236|
|alu:27|lpm_add_sub:236|addcore:adder|
|alu:27|lpm_add_sub:236|altshift:result_ext_latency_ffs|
|alu:27|lpm_add_sub:236|altshift:carry_ext_latency_ffs|
|alu:27|lpm_add_sub:236|altshift:oflow_ext_latency_ffs|
|alu:27|lpm_add_sub:396|
|alu:27|lpm_add_sub:396|addcore:adder|
|alu:27|lpm_add_sub:396|altshift:result_ext_latency_ffs|
|alu:27|lpm_add_sub:396|altshift:carry_ext_latency_ffs|
|alu:27|lpm_add_sub:396|altshift:oflow_ext_latency_ffs|
|rom:34|


Device-Specific Information:                  e:\program\vhdl\risc\test\11.rpt
11

***** Logic for device '11' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R     R   R R           R R R R   R R R R R R    
                  E     E   E E           E E E E   E E E E E E    
                  S     S   S S V         S S S S   S S S S S S ^  
                  E     E   E E C         E E E E V E E E E E E D  
                # R i i R   R R C i i i   R R R R C R R R R R R A  
                T V n n V G V V I n n n G V V V V C V V V V V V T  
                C E 2 2 E N E E N 2 2 2 N E E E E I E E E E E E A  
                K D 5 7 D D D D T 2 3 1 D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | RESERVED 
   output1 |  6                                                    70 | RESERVED 
  RESERVED |  7                                                    69 | RESERVED 
  RESERVED |  8                                                    68 | RESERVED 
   output0 |  9                                                    67 | VCCIO 
   output2 | 10                                                    66 | GND 
       GND | 11                                                    65 | in24 
    VCCINT | 12                                                    64 | output5 
   output7 | 13                   EP1K10TC100-1                    63 | in26 
   output3 | 14                                                    62 | RESERVED 
   output4 | 15                                                    61 | RESERVED 
   output6 | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V C Q i G G R V R R R R R R  
                E E E E E E E E E C N C L   n N N E C E E E E E E  
                S S S S S S S S S C D C R   2 D D S C S S S S S S  
                E E E E E E E E E I   _     0 _   E I E E E E E E  
                R R R R R R R R R N   C       C   R O R R R R R R  
                V V V V V V V V V T   K       K   V   V V V V V V  
                E E E E E E E E E     L       L   E   E E E E E E  
                D D D D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                  e:\program\vhdl\risc\test\11.rpt
11

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A13      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       6/22( 27%)   
A14      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       7/22( 31%)   
A15      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    1/2    0/2      17/22( 77%)   
A17      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    2/2    0/2      13/22( 59%)   
A18      7/ 8( 87%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       7/22( 31%)   
A20      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    2/2    1/2      11/22( 50%)   
A22      7/ 8( 87%)   1/ 8( 12%)   5/ 8( 62%)    0/2    0/2       9/22( 40%)   
A23      8/ 8(100%)   2/ 8( 25%)   4/ 8( 50%)    2/2    1/2      13/22( 59%)   
A24      8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    2/2    0/2      15/22( 68%)   
B1       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    0/2    0/2       9/22( 40%)   
B2       8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    2/2    0/2      17/22( 77%)   
B3       7/ 8( 87%)   0/ 8(  0%)   2/ 8( 25%)    2/2    0/2      15/22( 68%)   
B4       2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    2/2    0/2       6/22( 27%)   
B5       7/ 8( 87%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2      11/22( 50%)   
B8       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2      11/22( 50%)   
B10      2/ 8( 25%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       8/22( 36%)   
B12      2/ 8( 25%)   1/ 8( 12%)   2/ 8( 25%)    2/2    0/2       6/22( 27%)   
B13      4/ 8( 50%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2      11/22( 50%)   
B14      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    0/2    0/2       7/22( 31%)   
B15      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2      10/22( 45%)   
B16      8/ 8(100%)   0/ 8(  0%)   8/ 8(100%)    2/2    0/2      14/22( 63%)   
B17      8/ 8(100%)   2/ 8( 25%)   1/ 8( 12%)    1/2    0/2      14/22( 63%)   
B18      7/ 8( 87%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2      12/22( 54%)   
B19      4/ 8( 50%)   0/ 8(  0%)   1/ 8( 12%)    2/2    0/2      10/22( 45%)   
B20      8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    2/2    0/2      10/22( 45%)   
B21      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    2/2    0/2      10/22( 45%)   
B22      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    2/2    0/2      11/22( 50%)   
B23      7/ 8( 87%)   1/ 8( 12%)   3/ 8( 37%)    2/2    0/2      10/22( 45%)   
B24      8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    2/2    0/2      11/22( 50%)   
C13      8/ 8(100%)   2/ 8( 25%)   4/ 8( 50%)    1/2    1/2       8/22( 36%)   
C14      2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    2/2    0/2       6/22( 27%)   
C18      8/ 8(100%)   3/ 8( 37%)   3/ 8( 37%)    1/2    0/2      12/22( 54%)   
C19      8/ 8(100%)   3/ 8( 37%)   5/ 8( 62%)    0/2    0/2       9/22( 40%)   
C20      7/ 8( 87%)   2/ 8( 25%)   3/ 8( 37%)    2/2    0/2       9/22( 40%)   
C21      8/ 8(100%)   6/ 8( 75%)   4/ 8( 50%)    0/2    0/2      11/22( 50%)   
C22      7/ 8( 87%)   3/ 8( 37%)   5/ 8( 62%)    1/2    1/2       2/22(  9%)   
C23      5/ 8( 62%)   6/ 8( 75%)   0/ 8(  0%)    0/2    0/2       5/22( 22%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            12/60     ( 20%)
Total logic cells used:                        253/576    ( 43%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.38/4    ( 84%)
Total fan-in:                                 856/2304    ( 37%)

Total input pins required:                      10
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                    253

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -