⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 setup.c

📁 microwindows移植到S3C44B0的源码
💻 C
📖 第 1 页 / 共 2 页
字号:
/* * This file is subject to the terms and conditions of the GNU General Public * License.  See the file "COPYING" in the main directory of this archive * for more details. * * Copyright (C) 1995  Linus Torvalds * Copyright (C) 1995  Waldorf Electronics * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2000, 2001  Ralf Baechle * Copyright (C) 1996  Stoned Elipot * Copyright (C) 2000, 2001  Maciej W. Rozycki */#include <linux/config.h>#include <linux/errno.h>#include <linux/hdreg.h>#include <linux/init.h>#include <linux/ioport.h>#include <linux/sched.h>#include <linux/kernel.h>#include <linux/mm.h>#include <linux/module.h>#include <linux/stddef.h>#include <linux/string.h>#include <linux/unistd.h>#include <linux/slab.h>#include <linux/user.h>#include <linux/utsname.h>#include <linux/a.out.h>#include <linux/tty.h>#include <linux/bootmem.h>#include <linux/blk.h>#include <linux/ide.h>#include <linux/timex.h>#include <asm/asm.h>#include <asm/bootinfo.h>#include <asm/cachectl.h>#include <asm/cpu.h>#include <asm/io.h>#include <asm/ptrace.h>#include <asm/system.h>#ifndef CONFIG_SMPstruct cpuinfo_mips cpu_data[1];#endif/* * Not all of the MIPS CPUs have the "wait" instruction available. Moreover, * the implementation of the "wait" feature differs between CPU families. This * points to the function that implements CPU specific wait.  * The wait instruction stops the pipeline and reduces the power consumption of * the CPU very much. */void (*cpu_wait)(void) = NULL;/* * There are several bus types available for MIPS machines.  "RISC PC" * type machines have ISA, EISA, VLB or PCI available, DECstations * have Turbochannel or Q-Bus, SGI has GIO, there are lots of VME * boxes ... * This flag is set if a EISA slots are available. */int EISA_bus = 0;struct screen_info screen_info;extern struct fd_ops no_fd_ops;struct fd_ops *fd_ops;#if defined(CONFIG_BLK_DEV_IDE) || defined(CONFIG_BLK_DEV_IDE_MODULE)extern struct ide_ops no_ide_ops;struct ide_ops *ide_ops;#endifextern void * __rd_start, * __rd_end;extern struct rtc_ops no_rtc_ops;struct rtc_ops *rtc_ops;#ifdef CONFIG_PC_KEYBextern struct kbd_ops no_kbd_ops;struct kbd_ops *kbd_ops;#endif/* * Setup information * * These are initialized so they are in the .data section */unsigned long mips_machtype = MACH_UNKNOWN;unsigned long mips_machgroup = MACH_GROUP_UNKNOWN;struct boot_mem_map boot_mem_map;unsigned char aux_device_present;extern char _ftext, _etext, _fdata, _edata, _end;static char command_line[CL_SIZE];       char saved_command_line[CL_SIZE];extern char arcs_cmdline[CL_SIZE];/* * mips_io_port_base is the begin of the address space to which x86 style * I/O ports are mapped. */const unsigned long mips_io_port_base = -1;EXPORT_SYMBOL(mips_io_port_base);/* * isa_slot_offset is the address where E(ISA) busaddress 0 is is mapped * for the processor. */unsigned long isa_slot_offset;EXPORT_SYMBOL(isa_slot_offset);extern void sgi_sysinit(void);extern void SetUpBootInfo(void);extern void loadmmu(void);extern asmlinkage void start_kernel(void);extern void prom_init(int, char **, char **, int *);static struct resource code_resource = { "Kernel code" };static struct resource data_resource = { "Kernel data" };static inline void check_wait(void){	printk("Checking for 'wait' instruction... ");	switch(mips_cpu.cputype) {	case CPU_R3081:	case CPU_R3081E:		cpu_wait = r3081_wait;		printk(" available.\n");		break;	case CPU_TX3927:	case CPU_TX39XX:		cpu_wait = r39xx_wait;		printk(" available.\n");		break;	case CPU_R4200: /*	case CPU_R4300: */	case CPU_R4600: 	case CPU_R4640: 	case CPU_R4650: 	case CPU_R4700: 	case CPU_R5000: 	case CPU_NEVADA:	case CPU_RM7000:	case CPU_TX49XX:	case CPU_4KC:	case CPU_4KEC:	case CPU_4KSC:	case CPU_5KC:/*	case CPU_20KC:*/		cpu_wait = r4k_wait;		printk(" available.\n");		break;	default:		printk(" unavailable.\n");		break;	}}void __init check_bugs(void){	check_wait();}/* * Probe whether cpu has config register by trying to play with * alternate cache bit and see whether it matters. * It's used by cpu_probe to distinguish between R3000A and R3081. */static inline int cpu_has_confreg(void){#ifdef CONFIG_CPU_R3000	extern unsigned long r3k_cache_size(unsigned long);	unsigned long size1, size2; 	unsigned long cfg = read_32bit_cp0_register(CP0_CONF);	size1 = r3k_cache_size(ST0_ISC);	write_32bit_cp0_register(CP0_CONF, cfg^CONF_AC);	size2 = r3k_cache_size(ST0_ISC);	write_32bit_cp0_register(CP0_CONF, cfg);	return size1 != size2;#else	return 0;#endif}/* * Get the FPU Implementation/Revision. */static inline unsigned long cpu_get_fpu_id(void){	unsigned long tmp, fpu_id;	tmp = read_32bit_cp0_register(CP0_STATUS);	__enable_fpu();	fpu_id = read_32bit_cp1_register(CP1_REVISION);	write_32bit_cp0_register(CP0_STATUS, tmp);	return fpu_id;}/* * Check the CPU has an FPU the official way. */static inline int cpu_has_fpu(void){	return ((cpu_get_fpu_id() & 0xff00) != FPIR_IMP_NONE);}/* declaration of the global struct */struct mips_cpu mips_cpu = {    processor_id:	PRID_IMP_UNKNOWN,    fpu_id:		FPIR_IMP_NONE,    cputype:		CPU_UNKNOWN};/* Shortcut for assembler access to mips_cpu.options */int *cpuoptions = &mips_cpu.options;#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4KTLB \		| MIPS_CPU_COUNTER | MIPS_CPU_CACHE_CDEX)static inline void cpu_probe(void){#ifdef CONFIG_CPU_MIPS32	unsigned long config0 = read_32bit_cp0_register(CP0_CONFIG);	unsigned long config1;        if (config0 & (1 << 31)) {		/* MIPS32 compliant CPU. Read Config 1 register. */		mips_cpu.isa_level = MIPS_CPU_ISA_M32;		mips_cpu.options = MIPS_CPU_TLB | MIPS_CPU_4KEX | 			MIPS_CPU_4KTLB | MIPS_CPU_COUNTER | MIPS_CPU_DIVEC;		config1 = read_mips32_cp0_config1();		if (config1 & (1 << 3))			mips_cpu.options |= MIPS_CPU_WATCH;		if (config1 & (1 << 2))			mips_cpu.options |= MIPS_CPU_MIPS16;		if (config1 & (1 << 1))			mips_cpu.options |= MIPS_CPU_EJTAG;		if (config1 & 1)			mips_cpu.options |= MIPS_CPU_FPU;		mips_cpu.scache.flags = MIPS_CACHE_NOT_PRESENT;	}#endif	mips_cpu.processor_id = read_32bit_cp0_register(CP0_PRID);	switch (mips_cpu.processor_id & 0xff0000) {	case PRID_COMP_LEGACY:		switch (mips_cpu.processor_id & 0xff00) {		case PRID_IMP_R2000:			mips_cpu.cputype = CPU_R2000;			mips_cpu.isa_level = MIPS_CPU_ISA_I;			mips_cpu.options = MIPS_CPU_TLB | MIPS_CPU_NOFPUEX;			if (cpu_has_fpu())				mips_cpu.options |= MIPS_CPU_FPU;			mips_cpu.tlbsize = 64;			break;		case PRID_IMP_R3000:			if ((mips_cpu.processor_id & 0xff) == PRID_REV_R3000A)				if (cpu_has_confreg())					mips_cpu.cputype = CPU_R3081E;				else					mips_cpu.cputype = CPU_R3000A;			else				mips_cpu.cputype = CPU_R3000;			mips_cpu.isa_level = MIPS_CPU_ISA_I;			mips_cpu.options = MIPS_CPU_TLB | MIPS_CPU_NOFPUEX;			if (cpu_has_fpu())				mips_cpu.options |= MIPS_CPU_FPU;			mips_cpu.tlbsize = 64;			break;		case PRID_IMP_R4000:			if ((mips_cpu.processor_id & 0xff) == PRID_REV_R4400)				mips_cpu.cputype = CPU_R4400SC;			else				mips_cpu.cputype = CPU_R4000SC;			mips_cpu.isa_level = MIPS_CPU_ISA_III;			mips_cpu.options = R4K_OPTS | MIPS_CPU_FPU |			                   MIPS_CPU_32FPR | MIPS_CPU_WATCH |			                   MIPS_CPU_VCE;			mips_cpu.tlbsize = 48;			break;                case PRID_IMP_VR41XX:                        mips_cpu.cputype = CPU_VR41XX;                        mips_cpu.isa_level = MIPS_CPU_ISA_III;                        mips_cpu.options = R4K_OPTS;                        mips_cpu.tlbsize = 32;                        break;		case PRID_IMP_R4300:			mips_cpu.cputype = CPU_R4300;			mips_cpu.isa_level = MIPS_CPU_ISA_III;			mips_cpu.options = R4K_OPTS | MIPS_CPU_FPU |					   MIPS_CPU_32FPR;			mips_cpu.tlbsize = 32;			break;		case PRID_IMP_R4600:			mips_cpu.cputype = CPU_R4600;			mips_cpu.isa_level = MIPS_CPU_ISA_III;			mips_cpu.options = R4K_OPTS | MIPS_CPU_FPU;			mips_cpu.tlbsize = 48;			break;		#if 0 		case PRID_IMP_R4650:			/*			 * This processor doesn't have an MMU, so it's not			 * "real easy" to run Linux on it. It is left purely			 * for documentation.  Commented out because it shares			 * it's c0_prid id number with the TX3900.			 */	 		mips_cpu.cputype = CPU_R4650;		 	mips_cpu.isa_level = MIPS_CPU_ISA_III;			mips_cpu.options = R4K_OPTS | MIPS_CPU_FPU;		        mips_cpu.tlbsize = 48;			break;		#endif		case PRID_IMP_TX39:			mips_cpu.isa_level = MIPS_CPU_ISA_I;			mips_cpu.options = MIPS_CPU_TLB;			if ((mips_cpu.processor_id & 0xf0) ==			    (PRID_REV_TX3927 & 0xf0)) {				mips_cpu.cputype = CPU_TX3927;				mips_cpu.tlbsize = 64;				mips_cpu.icache.ways = 2;				mips_cpu.dcache.ways = 2;			} else {				switch (mips_cpu.processor_id & 0xff) {				case PRID_REV_TX3912:					mips_cpu.cputype = CPU_TX3912;					mips_cpu.tlbsize = 32;					break;				case PRID_REV_TX3922:					mips_cpu.cputype = CPU_TX3922;					mips_cpu.tlbsize = 64;					break;				default:					mips_cpu.cputype = CPU_UNKNOWN;					break;				}			}			break;		case PRID_IMP_R4700:			mips_cpu.cputype = CPU_R4700;			mips_cpu.isa_level = MIPS_CPU_ISA_III;			mips_cpu.options = R4K_OPTS | MIPS_CPU_FPU |			                   MIPS_CPU_32FPR;			mips_cpu.tlbsize = 48;			break;		case PRID_IMP_TX49:			mips_cpu.cputype = CPU_TX49XX;			mips_cpu.isa_level = MIPS_CPU_ISA_III;			mips_cpu.options = R4K_OPTS | MIPS_CPU_FPU |			                   MIPS_CPU_32FPR;			mips_cpu.tlbsize = 48;			mips_cpu.icache.ways = 4;			mips_cpu.dcache.ways = 4;			break;		case PRID_IMP_R5000:			mips_cpu.cputype = CPU_R5000;			mips_cpu.isa_level = MIPS_CPU_ISA_IV; 			mips_cpu.options = R4K_OPTS | MIPS_CPU_FPU |			                   MIPS_CPU_32FPR;			mips_cpu.tlbsize = 48;			break;		case PRID_IMP_R5432:			mips_cpu.cputype = CPU_R5432;			mips_cpu.isa_level = MIPS_CPU_ISA_IV; 			mips_cpu.options = R4K_OPTS | MIPS_CPU_FPU |			                   MIPS_CPU_32FPR | MIPS_CPU_WATCH;			mips_cpu.tlbsize = 48;			break;		case PRID_IMP_R5500:			mips_cpu.cputype = CPU_R5500;			mips_cpu.isa_level = MIPS_CPU_ISA_IV; 			mips_cpu.options = R4K_OPTS | MIPS_CPU_FPU |			                   MIPS_CPU_32FPR | MIPS_CPU_WATCH;			mips_cpu.tlbsize = 48;			break;		case PRID_IMP_NEVADA:			mips_cpu.cputype = CPU_NEVADA;			mips_cpu.isa_level = MIPS_CPU_ISA_IV; 			mips_cpu.options = R4K_OPTS | MIPS_CPU_FPU |			                   MIPS_CPU_32FPR | MIPS_CPU_DIVEC;			mips_cpu.tlbsize = 48;			mips_cpu.icache.ways = 2;			mips_cpu.dcache.ways = 2;			break;		case PRID_IMP_R6000:			mips_cpu.cputype = CPU_R6000;			mips_cpu.isa_level = MIPS_CPU_ISA_II;			mips_cpu.options = MIPS_CPU_TLB | MIPS_CPU_FPU;			mips_cpu.tlbsize = 32;			break;		case PRID_IMP_R6000A:			mips_cpu.cputype = CPU_R6000A;			mips_cpu.isa_level = MIPS_CPU_ISA_II;			mips_cpu.options = MIPS_CPU_TLB | MIPS_CPU_FPU;			mips_cpu.tlbsize = 32;			break;		case PRID_IMP_RM7000:			mips_cpu.cputype = CPU_RM7000;			mips_cpu.isa_level = MIPS_CPU_ISA_IV;			mips_cpu.options = R4K_OPTS | MIPS_CPU_FPU |			                   MIPS_CPU_32FPR;			/*			 * Undocumented RM7000:  Bit 29 in the info register of			 * the RM7000 v2.0 indicates if the TLB has 48 or 64			 * entries.			 *			 * 29      1 =>    64 entry JTLB			 *         0 =>    48 entry JTLB			 */			mips_cpu.tlbsize = (get_info() & (1 << 29)) ? 64 : 48;			break;		case PRID_IMP_R8000:			mips_cpu.cputype = CPU_R8000;			mips_cpu.isa_level = MIPS_CPU_ISA_IV;			mips_cpu.options = MIPS_CPU_TLB | MIPS_CPU_4KEX |				           MIPS_CPU_FPU | MIPS_CPU_32FPR;			mips_cpu.tlbsize = 384;      /* has wierd TLB: 3-way x 128 */			break;		case PRID_IMP_R10000:			mips_cpu.cputype = CPU_R10000;			mips_cpu.isa_level = MIPS_CPU_ISA_IV;			mips_cpu.options = MIPS_CPU_TLB | MIPS_CPU_4KEX | 				           MIPS_CPU_FPU | MIPS_CPU_32FPR | 				           MIPS_CPU_COUNTER | MIPS_CPU_WATCH;			mips_cpu.tlbsize = 64;			break;		case PRID_IMP_R12000:			mips_cpu.cputype = CPU_R12000;			mips_cpu.isa_level = MIPS_CPU_ISA_IV;			mips_cpu.options = MIPS_CPU_TLB | MIPS_CPU_4KEX | 				           MIPS_CPU_FPU | MIPS_CPU_32FPR | 				           MIPS_CPU_COUNTER | MIPS_CPU_WATCH;			mips_cpu.tlbsize = 64;			break;		default:			mips_cpu.cputype = CPU_UNKNOWN;			break;		}		break;#ifdef CONFIG_CPU_MIPS32	case PRID_COMP_MIPS:		switch (mips_cpu.processor_id & 0xff00) {		case PRID_IMP_4KC:			mips_cpu.cputype = CPU_4KC;			break;		case PRID_IMP_4KEC:			mips_cpu.cputype = CPU_4KEC;			break;		case PRID_IMP_4KSC:			mips_cpu.cputype = CPU_4KSC;			break;		case PRID_IMP_5KC:			mips_cpu.cputype = CPU_5KC;			mips_cpu.isa_level = MIPS_CPU_ISA_M64;			break;		case PRID_IMP_20KC:			mips_cpu.cputype = CPU_20KC;			mips_cpu.isa_level = MIPS_CPU_ISA_M64;			break;		default:			mips_cpu.cputype = CPU_UNKNOWN;			break;		}				break;	case PRID_COMP_ALCHEMY:		switch (mips_cpu.processor_id & 0xff00) {		case PRID_IMP_AU1_REV1:		case PRID_IMP_AU1_REV2:			if (mips_cpu.processor_id & 0xff000000)				mips_cpu.cputype = CPU_AU1500;			else				mips_cpu.cputype = CPU_AU1000;			break;		default:			mips_cpu.cputype = CPU_UNKNOWN;			break;		}		break;#endif /* CONFIG_CPU_MIPS32 */	case PRID_COMP_SIBYTE:		switch (mips_cpu.processor_id & 0xff00) {		case PRID_IMP_SB1:			mips_cpu.cputype = CPU_SB1;			mips_cpu.isa_level = MIPS_CPU_ISA_M64;			mips_cpu.options = MIPS_CPU_TLB | MIPS_CPU_4KEX |			                   MIPS_CPU_COUNTER | MIPS_CPU_DIVEC |			                   MIPS_CPU_MCHECK;#ifndef CONFIG_SB1_PASS_1_WORKAROUNDS			/* FPU in pass1 is known to have issues. */			mips_cpu.options |= MIPS_CPU_FPU;#endif			break;		default:			mips_cpu.cputype = CPU_UNKNOWN;			break;		}		break;	default:		mips_cpu.cputype = CPU_UNKNOWN;	}	if (mips_cpu.options & MIPS_CPU_FPU)		mips_cpu.fpu_id = cpu_get_fpu_id();}static inline void cpu_report(void){	printk("CPU revision is: %08x\n", mips_cpu.processor_id);	if (mips_cpu.options & MIPS_CPU_FPU)		printk("FPU revision is: %08x\n", mips_cpu.fpu_id);}asmlinkage void __initinit_arch(int argc, char **argv, char **envp, int *prom_vec){	unsigned int s;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -