⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 data_input.srr

📁 本程序RS232通信的一个实验小程序,其中还有rs232和rs485的介绍!
💻 SRR
字号:
$ Start of Compile
#Sun Apr 25 11:00:24 2004

Synplicity VHDL Compiler, version Compilers 7.3, Build 073R, built May 30 2003
Copyright (C) 1994-2002, Synplicity Inc.  All Rights Reserved

@N:"G:\My_Designs\jtest\jtag0\src\data_input.vhd":59:7:59:16|Top entity is set to input_data.
VHDL syntax check successful!
File G:\My_Designs\jtest\jtag0\src\data_input.vhd changed - recompiling
Synthesizing work.input_data.behav
Post processing for work.input_data.behav
@END
Process took 0h:0m:0s realtime, 0h:0m:0s cputime
###########################################################[
Synplicity Xilinx Technology Mapper, version 7.3, Build 170R, built Jun  6 2003
Copyright (C) 1994-2003, Synplicity Inc.  All Rights Reserved



Clock Buffers:
  Inserting Clock buffer for port clk,	TNM=clk

@N|The option to pack flops in the IOB has not been specified 
Writing Analyst data base G:\Program Files\synplicity\Synplify_73\examples\rev_3\data_input.srm
Writing EDIF Netlist and constraint files
@N|Timing Report not generated for this device, please use place and route tools for timing analysis.
---------------------------------------
Resource Usage Report for input_data 

Mapping to part: xc95144pq100-7
Simple gate primitives:
AND2            37 uses
AND2B1          33 uses
FD              33 uses
OR2             33 uses

I/O primitives:
IBUF           14 uses
OBUF           33 uses

BUFG           1 use

I/O Register bits:                  0
Register bits not including I/Os:   33

Mapper successful!
Process took 0h:0m:1s realtime, 0h:0m:1s cputime
###########################################################]

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -