📄 sel_infull_shift.srr
字号:
$ Start of Compile
#Sat Apr 10 16:32:34 2004
Synplicity VHDL Compiler, version Compilers 7.3, Build 073R, built May 30 2003
Copyright (C) 1994-2002, Synplicity Inc. All Rights Reserved
@N:"G:\My_Designs\jtest\jtag0\src\sel_infull_shift.vhd":53:7:53:18|Top entity is set to sel_in_shift.
VHDL syntax check successful!
File G:\My_Designs\jtest\jtag0\src\sel_infull_shift.vhd changed - recompiling
Synthesizing work.sel_in_shift.behav
Post processing for work.sel_in_shift.behav
@END
Process took 0h:0m:0s realtime, 0h:0m:0s cputime
###########################################################[
Synplicity Xilinx Technology Mapper, version 7.3, Build 170R, built Jun 6 2003
Copyright (C) 1994-2003, Synplicity Inc. All Rights Reserved
Clock Buffers:
Inserting Clock buffer for port clk, TNM=clk
@N|The option to pack flops in the IOB has not been specified
Writing Analyst data base G:\Program Files\synplicity\Synplify_73\examples\rev_3\sel_infull_shift.srm
Writing EDIF Netlist and constraint files
@N|Timing Report not generated for this device, please use place and route tools for timing analysis.
---------------------------------------
Resource Usage Report for sel_in_shift
Mapping to part: xc95144pq100-7
Simple gate primitives:
AND2 68 uses
AND2B1 67 uses
FD 34 uses
OR2 67 uses
I/O primitives:
IBUF 36 uses
OBUF 1 use
BUFG 1 use
I/O Register bits: 0
Register bits not including I/Os: 34
Mapper successful!
Process took 0h:0m:1s realtime, 0h:0m:1s cputime
###########################################################]
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -