⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 cmd_shift_in.srr

📁 本程序RS232通信的一个实验小程序,其中还有rs232和rs485的介绍!
💻 SRR
字号:
$ Start of Compile
#Sat Apr 24 22:42:33 2004

Synplicity VHDL Compiler, version Compilers 7.3, Build 073R, built May 30 2003
Copyright (C) 1994-2002, Synplicity Inc.  All Rights Reserved

@N:"G:\My_Designs\jtest\jtag0\src\cmd_shift_in.vhd":59:7:59:9|Top entity is set to dff.
VHDL syntax check successful!
File G:\My_Designs\jtest\jtag0\src\cmd_shift_in.vhd changed - recompiling
Synthesizing work.dff.dff
Post processing for work.dff.dff
@END
Process took 0h:0m:0s realtime, 0h:0m:0s cputime
###########################################################[
Synplicity Xilinx Technology Mapper, version 7.3, Build 170R, built Jun  6 2003
Copyright (C) 1994-2003, Synplicity Inc.  All Rights Reserved



Clock Buffers:
  Inserting Clock buffer for port clock,	TNM=clock

@N|The option to pack flops in the IOB has not been specified 
Writing Analyst data base G:\Program Files\synplicity\Synplify_73\examples\rev_3\cmd_shift_in.srm
Writing EDIF Netlist and constraint files
@N|Timing Report not generated for this device, please use place and route tools for timing analysis.
---------------------------------------
Resource Usage Report for dff 

Mapping to part: xc95144pq100-7
Simple gate primitives:
AND2            18 uses
AND2B1          16 uses
FDC             12 uses
FDP             1 use
OR2             17 uses

I/O primitives:
IBUF           8 uses
OBUF           5 uses
OBUFT          1 use

BUFG           1 use

I/O Register bits:                  0
Register bits not including I/Os:   13

Mapper successful!
Process took 0h:0m:1s realtime, 0h:0m:1s cputime
###########################################################]

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -