📄 pci.c
字号:
/* $Id: pci.c,v 1.39 2002/01/05 01:13:43 davem Exp $ * pci.c: UltraSparc PCI controller support. * * Copyright (C) 1997, 1998, 1999 David S. Miller (davem@redhat.com) * Copyright (C) 1998, 1999 Eddie C. Dost (ecd@skynet.be) * Copyright (C) 1999 Jakub Jelinek (jj@ultra.linux.cz) */#include <linux/config.h>#include <linux/kernel.h>#include <linux/string.h>#include <linux/sched.h>#include <linux/capability.h>#include <linux/errno.h>#include <linux/smp_lock.h>#include <linux/init.h>#include <asm/uaccess.h>#include <asm/pbm.h>#include <asm/irq.h>#include <asm/ebus.h>#include <asm/isa.h>unsigned long pci_memspace_mask = 0xffffffffUL;#ifndef CONFIG_PCI/* A "nop" PCI implementation. */asmlinkage int sys_pciconfig_read(unsigned long bus, unsigned long dfn, unsigned long off, unsigned long len, unsigned char *buf){ return 0;}asmlinkage int sys_pciconfig_write(unsigned long bus, unsigned long dfn, unsigned long off, unsigned long len, unsigned char *buf){ return 0;}#else/* List of all PCI controllers found in the system. */spinlock_t pci_controller_lock = SPIN_LOCK_UNLOCKED;struct pci_controller_info *pci_controller_root = NULL;/* Each PCI controller found gets a unique index. */int pci_num_controllers = 0;/* Given an 8-bit PCI bus number, this yields the * controlling PBM module info. * * Some explanation is in order here. The Linux APIs for * the PCI subsystem require that the configuration space * types are enough to signify PCI configuration space * accesses correctly. This gives us 8-bits for the bus * number, however we have multiple PCI controllers on * UltraSparc systems. * * So what we do is give the PCI busses under each controller * a unique portion of the 8-bit PCI bus number space. * Therefore one can obtain the controller from the bus * number. For example, say PSYCHO PBM-A a subordinate bus * space of 0 to 4, and PBM-B has a space of 0 to 2. PBM-A * will use 0 to 4, and PBM-B will use 5 to 7. */struct pci_pbm_info *pci_bus2pbm[256];unsigned char pci_highest_busnum = 0;/* At boot time the user can give the kernel a command * line option which controls if and how PCI devices * are reordered at PCI bus probing time. */int pci_device_reorder = 0;spinlock_t pci_poke_lock = SPIN_LOCK_UNLOCKED;volatile int pci_poke_in_progress;volatile int pci_poke_cpu = -1;volatile int pci_poke_faulted;/* Probe for all PCI controllers in the system. */extern void sabre_init(int, char *);extern void psycho_init(int, char *);extern void schizo_init(int, char *);static struct { char *model_name; void (*init)(int, char *);} pci_controller_table[] = { { "SUNW,sabre", sabre_init }, { "pci108e,a000", sabre_init }, { "pci108e,a001", sabre_init }, { "SUNW,psycho", psycho_init }, { "pci108e,8000", psycho_init }, { "SUNW,schizo", schizo_init }, { "pci108e,8001", schizo_init }};#define PCI_NUM_CONTROLLER_TYPES (sizeof(pci_controller_table) / \ sizeof(pci_controller_table[0]))static void pci_controller_init(char *model_name, int namelen, int node){ int i; for (i = 0; i < PCI_NUM_CONTROLLER_TYPES; i++) { if (!strncmp(model_name, pci_controller_table[i].model_name, namelen)) { pci_controller_table[i].init(node, model_name); return; } } printk("PCI: Warning unknown controller, model name [%s]\n", model_name); printk("PCI: Ignoring controller...\n");}/* Find each controller in the system, attach and initialize * software state structure for each and link into the * pci_controller_root. Setup the controller enough such * that bus scanning can be done. */static void pci_controller_probe(void){ char namebuf[16]; int node; printk("PCI: Probing for controllers.\n"); node = prom_getchild(prom_root_node); while ((node = prom_searchsiblings(node, "pci")) != 0) { int len; len = prom_getproperty(node, "model", namebuf, sizeof(namebuf)); if (len > 0) pci_controller_init(namebuf, len, node); else { len = prom_getproperty(node, "compatible", namebuf, sizeof(namebuf)); if (len > 0) pci_controller_init(namebuf, len, node); } node = prom_getsibling(node); if (!node) break; }}static void pci_scan_each_controller_bus(void){ struct pci_controller_info *p; unsigned long flags; spin_lock_irqsave(&pci_controller_lock, flags); for (p = pci_controller_root; p; p = p->next) p->scan_bus(p); spin_unlock_irqrestore(&pci_controller_lock, flags);}/* Reorder the pci_dev chain, so that onboard devices come first * and then come the pluggable cards. */static void __init pci_reorder_devs(void){ struct list_head *pci_onboard = &pci_devices; struct list_head *walk = pci_onboard->next; while (walk != pci_onboard) { struct pci_dev *pdev = pci_dev_g(walk); struct list_head *walk_next = walk->next; if (pdev->irq && (__irq_ino(pdev->irq) & 0x20)) { list_del(walk); list_add(walk, pci_onboard); } walk = walk_next; }}extern void rs_init(void);extern void clock_probe(void);extern void power_init(void);void __init pcibios_init(void){ pci_controller_probe(); if (pci_controller_root == NULL) return; pci_scan_each_controller_bus(); if (pci_device_reorder) pci_reorder_devs(); isa_init(); ebus_init(); rs_init(); clock_probe(); power_init();}struct pci_fixup pcibios_fixups[] = { { 0 }};void pcibios_fixup_bus(struct pci_bus *pbus){ struct pci_pbm_info *pbm = pbus->sysdata; /* Generic PCI bus probing sets these to point at * &io{port,mem}_resouce which is wrong for us. */ pbus->resource[0] = &pbm->io_space; pbus->resource[1] = &pbm->mem_space;}/* NOTE: This can get called before we've fixed up pdev->sysdata. */int pci_claim_resource(struct pci_dev *pdev, int resource){ struct pci_pbm_info *pbm = pci_bus2pbm[pdev->bus->number]; struct resource *res = &pdev->resource[resource]; struct resource *root; if (!pbm) return -EINVAL; if (res->flags & IORESOURCE_IO) root = &pbm->io_space; else root = &pbm->mem_space; pbm->parent->resource_adjust(pdev, res, root); return request_resource(root, res);}/* * Given the PCI bus a device resides on, try to * find an acceptable resource allocation for a * specific device resource.. */static int pci_assign_bus_resource(const struct pci_bus *bus, struct pci_dev *dev, struct resource *res, unsigned long size, unsigned long min, int resno){ unsigned int type_mask; int i; type_mask = IORESOURCE_IO | IORESOURCE_MEM; for (i = 0 ; i < 4; i++) { struct resource *r = bus->resource[i]; if (!r) continue; /* type_mask must match */ if ((res->flags ^ r->flags) & type_mask) continue; /* Ok, try it out.. */ if (allocate_resource(r, res, size, min, -1, size, NULL, NULL) < 0) continue; /* PCI config space updated by caller. */ return 0; } return -EBUSY;}int pci_assign_resource(struct pci_dev *pdev, int resource){ struct pcidev_cookie *pcp = pdev->sysdata; struct pci_pbm_info *pbm = pcp->pbm; struct resource *res = &pdev->resource[resource]; unsigned long min, size; int err; if (res->flags & IORESOURCE_IO) min = pbm->io_space.start + 0x400UL; else min = pbm->mem_space.start; size = res->end - res->start + 1; err = pci_assign_bus_resource(pdev->bus, pdev, res, size, min, resource); if (err < 0) { printk("PCI: Failed to allocate resource %d for %s\n", resource, pdev->name); } else { /* Update PCI config space. */ pbm->parent->base_address_update(pdev, resource); }
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -