虫虫首页| 资源下载| 资源专辑| 精品软件
登录| 注册

<b>Http</b>s:/www.eeworm.com/dl/620/100806.html

  • 音频数模转换器DAC抖动的灵敏度分析

    Abstract: This application note describes how sampling clock jitter (time interval error or "TIE jitter") affectsthe performance of delta-sigma digital-to-analog converters (DACs). New insights explain the importanceof separately specifying low-frequency (< 2x passband frequency) and high-frequency or wideband (> 2xpassband frequency) jitter tolerance in these devices. The article also provides an application example ofa simple highly jittered cycle-skipped sampling clock and describes a method for generating a properbroadband jittered clock. The document then goes on to compare Maxim's audio DAC jitter tolerance tocompetitor audio DACs. Maxim's exceptionally high jitter tolerance allows very simple and low-cost sampleclock implementations.

    标签: DAC 音频 数模转换器 抖动

    上传时间: 2013-10-25

    上传用户:banyou

  • 单端10-bit SAR ADC IP核的设计

    本设计通过采用分割电容阵列对DAC进行优化,在减小了D/A转换开关消耗的能量、提高速度的基础上,实现了一款采样速度为1 MS/s的10-bit单端逐次逼近型模数转换器。使用cadence spectre 工具进行仿真,仿真结果表明,设计的D/A转换器和比较器等电路满足10-bit A/D 转换的要求,逐次逼近A/D转换器可以正常工作。

    标签: bit SAR ADC 10

    上传时间: 2013-11-21

    上传用户:chukeey

  • 为什么我的CMOS逻辑电路烧起来了

    Abstract: What can be simpler than designing with CMOS and BiCMOS? These technologies are very easy to use butthey still require careful design. This tutorial discusses the odd case of circuits that seem to work but exhibit somepeculiar behaviors—including burning the designer's fingers!

    标签: CMOS 逻辑电路

    上传时间: 2013-11-03

    上传用户:dick_sh

  • 带有增益提高技术的高速CMOS运算放大器设计

    设计了一种用于高速ADC中的高速高增益的全差分CMOS运算放大器。主运放采用带开关电容共模反馈的折叠式共源共栅结构,利用增益提高和三支路电流基准技术实现一个可用于12~14 bit精度,100 MS/s采样频率的高速流水线(Pipelined)ADC的运放。设计基于SMIC 0.25 μm CMOS工艺,在Cadence环境下对电路进行Spectre仿真。仿真结果表明,在2.5 V单电源电压下驱动2 pF负载时,运放的直流增益可达到124 dB,单位增益带宽720 MHz,转换速率高达885 V/μs,达到0.1%的稳定精度的建立时间只需4 ns,共模抑制比153 dB。

    标签: CMOS 增益提高 运算 放大器设计

    上传时间: 2014-12-23

    上传用户:jiiszha

  • 时钟切换电路英文资料.

    With more and more multi-frequency clocks being used in today's chips, especially in the communications field, it is often necessary to switch the source of a clock line while the chip is running.

    标签: 时钟切换电路 英文

    上传时间: 2013-10-10

    上传用户:1214209695

  • 信号链和PLC是如何影响我们的生活

    Abstract: It is incredible how many programmable logic controls (PLCs) around us make our modern life possible and pleasant.Machines in our homes heat and cool our air and water, as well as preserve and cook our food. This tutorial explains the importanceof PLCs, and describes how to choose component parts using the parametric tools on the Maxim's website.A similar version of this article was published February 29, 2012 in John Day's Automotive Electronic News.

    标签: PLC 信号链

    上传时间: 2013-11-10

    上传用户:liaocs77

  • 基于USB的高清彩色CCD图像采集系统

    提出一种基于USB的彩色CCD高清图像采集系统设计方案。图像数据的来源采用的是SONY公司的 ICX205AK芯片,结合USB2.0接口,复杂可编程逻辑器件CPLD设计了一个高速的彩色CCD图像采集系统。文中详细阐述了系统内不同模块的硬件电路设计思路和软件运行流程。整个系统由电源系统、CCD传感器、A/D模数转换器、CPLD控制器、USB2.0高速接口、上位机控制程序等各个部分组成。本系统的硬件电路可以协调正常工作完成分辨率为140万的高清图像采集,最高采集帧率达7.5 frame/s。

    标签: USB CCD 彩色 图像采集系统

    上传时间: 2013-10-24

    上传用户:tianming222

  • 应用笔记-校准激光驱动器POT和DAC

    Abstract: A laser module designer can use a fixed resistor, mechanical pot, digital pot, or a digital-to-analogconverter (DAC) to control the laser driver's modulation and bias currents. The advantages of a programmablemethod (POT or DAC) are that the manufacturing process can be automated and digital control can be applied(e.g., to compensate for temperature). Using POTs can be a more simple approach than a DAC. There can be aslight cost advantage to using a POT, but this is usually not significant relative to other pieces of the design.Using a DAC can offer advantages, including improved linearity (translating to ease of software implementationand ability to hit the required accuracy), increased board density, a wider range of resolutions, a betteroptimization range, ease of use with a negative voltage laser driver, and unit-to-unit consistency

    标签: POT DAC 应用笔记 校准

    上传时间: 2013-11-13

    上传用户:ca05991270

  • 西门子S7-200 CPU PID控制图解

    PID控制器由比例单元(P)、积分单元(I)和微分单元(D)组成。其输入e (t)与输出u (t)的关系为 u(t)=kp[e(t)+1/TI∫e(t)dt+TD*de(t)/dt] 式中积分的上下限分别是0和t 因此它的传递函数为:G(s)=U(s)/E(s)=kp[1+1/(TI*s)+TD*s] 其中kp为比例系数; TI为积分时间常数; TD为微分时间常数.  

    标签: 200 CPU PID 西门子

    上传时间: 2013-11-04

    上传用户:jiiszha

  • STM32F10xxx设备中如何得到高精度ADC

    The STM32F10xxx microcontroller family embeds up to three advanced 12-bit ADCs (depending on the device) with a conversion time down to 1 μs. A self-calibration feature is provided to enhance ADC accuracy versus environmental condition changes.

    标签: STM 32F F10 ADC

    上传时间: 2014-12-23

    上传用户:eastimage